2009-04-06 03:53:15 +02:00
|
|
|
/*
|
2010-06-02 19:58:04 +02:00
|
|
|
* Copyright (c) 2010 ARM Limited
|
|
|
|
* All rights reserved
|
|
|
|
*
|
|
|
|
* The license below extends only to copyright in the software and shall
|
|
|
|
* not be construed as granting a license to any other intellectual
|
|
|
|
* property including but not limited to intellectual property relating
|
|
|
|
* to a hardware implementation of the functionality of the software
|
|
|
|
* licensed hereunder. You may use the software subject to the license
|
|
|
|
* terms below provided that you ensure that this notice is replicated
|
|
|
|
* unmodified and in its entirety in all distributions of the software,
|
|
|
|
* modified or unmodified, in source code or in binary form.
|
|
|
|
*
|
2009-04-06 03:53:15 +02:00
|
|
|
* Copyright (c) 2003-2005 The Regents of The University of Michigan
|
|
|
|
* Copyright (c) 2007-2008 The Florida State University
|
|
|
|
* All rights reserved.
|
|
|
|
*
|
|
|
|
* Redistribution and use in source and binary forms, with or without
|
|
|
|
* modification, are permitted provided that the following conditions are
|
|
|
|
* met: redistributions of source code must retain the above copyright
|
|
|
|
* notice, this list of conditions and the following disclaimer;
|
|
|
|
* redistributions in binary form must reproduce the above copyright
|
|
|
|
* notice, this list of conditions and the following disclaimer in the
|
|
|
|
* documentation and/or other materials provided with the distribution;
|
|
|
|
* neither the name of the copyright holders nor the names of its
|
|
|
|
* contributors may be used to endorse or promote products derived from
|
|
|
|
* this software without specific prior written permission.
|
|
|
|
*
|
|
|
|
* THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
|
|
|
|
* "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
|
|
|
|
* LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
|
|
|
|
* A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
|
|
|
|
* OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
|
|
|
|
* SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
|
|
|
|
* LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
|
|
|
|
* DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
|
|
|
|
* THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
|
|
|
|
* (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
|
|
|
|
* OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
|
|
|
*
|
2009-11-11 05:34:38 +01:00
|
|
|
* Authors: Ali Saidi
|
|
|
|
* Gabe Black
|
2009-04-06 03:53:15 +02:00
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef __ARM_FAULTS_HH__
|
|
|
|
#define __ARM_FAULTS_HH__
|
|
|
|
|
2010-06-02 19:58:14 +02:00
|
|
|
#include "arch/arm/miscregs.hh"
|
2009-11-11 05:34:38 +01:00
|
|
|
#include "arch/arm/types.hh"
|
|
|
|
#include "config/full_system.hh"
|
2009-04-06 03:53:15 +02:00
|
|
|
#include "sim/faults.hh"
|
2010-08-23 18:18:40 +02:00
|
|
|
#include "base/misc.hh"
|
2009-04-06 03:53:15 +02:00
|
|
|
|
|
|
|
// The design of the "name" and "vect" functions is in sim/faults.hh
|
|
|
|
|
|
|
|
namespace ArmISA
|
|
|
|
{
|
2009-11-11 05:34:38 +01:00
|
|
|
typedef const Addr FaultOffset;
|
2009-04-06 03:53:15 +02:00
|
|
|
|
2010-06-02 19:58:14 +02:00
|
|
|
class ArmFault : public FaultBase
|
2009-04-06 03:53:15 +02:00
|
|
|
{
|
|
|
|
protected:
|
2009-11-11 05:34:38 +01:00
|
|
|
Addr getVector(ThreadContext *tc);
|
2009-04-06 03:53:15 +02:00
|
|
|
|
|
|
|
public:
|
2010-06-02 19:58:14 +02:00
|
|
|
enum StatusEncoding
|
|
|
|
{
|
|
|
|
// Fault Status register encodings
|
|
|
|
// ARM ARM B3.9.4
|
|
|
|
AlignmentFault = 0x1,
|
|
|
|
DebugEvent = 0x2,
|
|
|
|
AccessFlag0 = 0x3,
|
|
|
|
InstructionCacheMaintenance = 0x4,
|
|
|
|
Translation0 = 0x5,
|
|
|
|
AccessFlag1 = 0x6,
|
|
|
|
Translation1 = 0x7,
|
|
|
|
SynchronousExternalAbort0 = 0x8,
|
|
|
|
Domain0 = 0x9,
|
2010-08-23 18:18:40 +02:00
|
|
|
SynchronousExternalAbort1 = 0x8,
|
2010-06-02 19:58:14 +02:00
|
|
|
Domain1 = 0xb,
|
2010-06-02 19:58:16 +02:00
|
|
|
TranslationTableWalkExtAbt0 = 0xc,
|
2010-06-02 19:58:14 +02:00
|
|
|
Permission0 = 0xd,
|
2010-06-02 19:58:16 +02:00
|
|
|
TranslationTableWalkExtAbt1 = 0xe,
|
2010-06-02 19:58:14 +02:00
|
|
|
Permission1 = 0xf,
|
|
|
|
AsynchronousExternalAbort = 0x16,
|
|
|
|
MemoryAccessAsynchronousParityError = 0x18,
|
|
|
|
MemoryAccessSynchronousParityError = 0x19,
|
2010-06-02 19:58:16 +02:00
|
|
|
TranslationTableWalkPrtyErr0 = 0x1c,
|
|
|
|
TranslationTableWalkPrtyErr1 = 0x1e,
|
2010-08-23 18:18:41 +02:00
|
|
|
|
|
|
|
// not a real fault. This is a status code
|
|
|
|
// to allow the translation function to inform
|
|
|
|
// the memory access function not to proceed
|
|
|
|
// for a Prefetch that misses in the TLB.
|
|
|
|
PrefetchTLBMiss
|
2010-06-02 19:58:14 +02:00
|
|
|
};
|
|
|
|
|
2009-11-11 05:34:38 +01:00
|
|
|
struct FaultVals
|
|
|
|
{
|
|
|
|
const FaultName name;
|
|
|
|
const FaultOffset offset;
|
|
|
|
const OperatingMode nextMode;
|
|
|
|
const uint8_t armPcOffset;
|
|
|
|
const uint8_t thumbPcOffset;
|
|
|
|
const bool abortDisable;
|
|
|
|
const bool fiqDisable;
|
|
|
|
FaultStat count;
|
|
|
|
};
|
2009-04-06 03:53:15 +02:00
|
|
|
|
|
|
|
#if FULL_SYSTEM
|
2010-09-14 04:26:03 +02:00
|
|
|
void invoke(ThreadContext *tc,
|
|
|
|
StaticInstPtr inst = StaticInst::nullStaticInstPtr);
|
2009-04-06 03:53:15 +02:00
|
|
|
#endif
|
2009-11-11 05:34:38 +01:00
|
|
|
virtual FaultStat& countStat() = 0;
|
|
|
|
virtual FaultOffset offset() = 0;
|
|
|
|
virtual OperatingMode nextMode() = 0;
|
|
|
|
virtual uint8_t armPcOffset() = 0;
|
|
|
|
virtual uint8_t thumbPcOffset() = 0;
|
|
|
|
virtual bool abortDisable() = 0;
|
|
|
|
virtual bool fiqDisable() = 0;
|
2009-04-06 03:53:15 +02:00
|
|
|
};
|
|
|
|
|
2009-11-11 05:34:38 +01:00
|
|
|
template<typename T>
|
2010-06-02 19:58:14 +02:00
|
|
|
class ArmFaultVals : public ArmFault
|
2009-04-06 03:53:15 +02:00
|
|
|
{
|
|
|
|
protected:
|
2009-11-11 05:34:38 +01:00
|
|
|
static FaultVals vals;
|
2009-04-06 03:53:15 +02:00
|
|
|
|
|
|
|
public:
|
2009-11-11 05:34:38 +01:00
|
|
|
FaultName name() const { return vals.name; }
|
|
|
|
FaultStat & countStat() {return vals.count;}
|
|
|
|
FaultOffset offset() { return vals.offset; }
|
|
|
|
OperatingMode nextMode() { return vals.nextMode; }
|
|
|
|
uint8_t armPcOffset() { return vals.armPcOffset; }
|
|
|
|
uint8_t thumbPcOffset() { return vals.thumbPcOffset; }
|
|
|
|
bool abortDisable() { return vals.abortDisable; }
|
|
|
|
bool fiqDisable() { return vals.fiqDisable; }
|
2009-04-06 03:53:15 +02:00
|
|
|
};
|
|
|
|
|
2010-06-02 19:58:16 +02:00
|
|
|
class Reset : public ArmFaultVals<Reset>
|
|
|
|
#if FULL_SYSTEM
|
|
|
|
{
|
|
|
|
public:
|
2010-09-14 04:26:03 +02:00
|
|
|
void invoke(ThreadContext *tc,
|
|
|
|
StaticInstPtr inst = StaticInst::nullStaticInstPtr);
|
2010-06-02 19:58:16 +02:00
|
|
|
};
|
|
|
|
#else
|
|
|
|
{};
|
|
|
|
#endif //FULL_SYSTEM
|
2010-06-02 19:58:04 +02:00
|
|
|
|
2010-06-02 19:58:14 +02:00
|
|
|
class UndefinedInstruction : public ArmFaultVals<UndefinedInstruction>
|
2010-06-02 19:58:04 +02:00
|
|
|
{
|
|
|
|
#if !FULL_SYSTEM
|
|
|
|
protected:
|
|
|
|
ExtMachInst machInst;
|
|
|
|
bool unknown;
|
|
|
|
const char *mnemonic;
|
2010-08-26 02:10:42 +02:00
|
|
|
bool disabled;
|
2010-06-02 19:58:04 +02:00
|
|
|
|
|
|
|
public:
|
|
|
|
UndefinedInstruction(ExtMachInst _machInst,
|
|
|
|
bool _unknown,
|
2010-08-26 02:10:42 +02:00
|
|
|
const char *_mnemonic = NULL,
|
|
|
|
bool _disabled = false) :
|
|
|
|
machInst(_machInst), unknown(_unknown),
|
|
|
|
mnemonic(_mnemonic), disabled(_disabled)
|
2010-06-02 19:58:04 +02:00
|
|
|
{
|
|
|
|
}
|
|
|
|
|
2010-09-14 04:26:03 +02:00
|
|
|
void invoke(ThreadContext *tc,
|
|
|
|
StaticInstPtr inst = StaticInst::nullStaticInstPtr);
|
2010-06-02 19:58:04 +02:00
|
|
|
#endif
|
|
|
|
};
|
|
|
|
|
2010-06-02 19:58:14 +02:00
|
|
|
class SupervisorCall : public ArmFaultVals<SupervisorCall>
|
2010-06-02 19:58:05 +02:00
|
|
|
{
|
|
|
|
#if !FULL_SYSTEM
|
|
|
|
protected:
|
|
|
|
ExtMachInst machInst;
|
|
|
|
|
|
|
|
public:
|
|
|
|
SupervisorCall(ExtMachInst _machInst) : machInst(_machInst)
|
|
|
|
{}
|
|
|
|
|
2010-09-14 04:26:03 +02:00
|
|
|
void invoke(ThreadContext *tc,
|
|
|
|
StaticInstPtr inst = StaticInst::nullStaticInstPtr);
|
2010-06-02 19:58:05 +02:00
|
|
|
#endif
|
|
|
|
};
|
2010-06-02 19:58:14 +02:00
|
|
|
|
|
|
|
template <class T>
|
|
|
|
class AbortFault : public ArmFaultVals<T>
|
|
|
|
{
|
|
|
|
protected:
|
|
|
|
Addr faultAddr;
|
|
|
|
bool write;
|
|
|
|
uint8_t domain;
|
|
|
|
uint8_t status;
|
|
|
|
|
|
|
|
public:
|
|
|
|
AbortFault(Addr _faultAddr, bool _write,
|
|
|
|
uint8_t _domain, uint8_t _status) :
|
|
|
|
faultAddr(_faultAddr), write(_write),
|
|
|
|
domain(_domain), status(_status)
|
|
|
|
{}
|
|
|
|
|
2010-09-14 04:26:03 +02:00
|
|
|
void invoke(ThreadContext *tc,
|
|
|
|
StaticInstPtr inst = StaticInst::nullStaticInstPtr);
|
2010-06-02 19:58:14 +02:00
|
|
|
};
|
|
|
|
|
|
|
|
class PrefetchAbort : public AbortFault<PrefetchAbort>
|
|
|
|
{
|
|
|
|
public:
|
|
|
|
static const MiscRegIndex FsrIndex = MISCREG_IFSR;
|
|
|
|
static const MiscRegIndex FarIndex = MISCREG_IFAR;
|
|
|
|
|
|
|
|
PrefetchAbort(Addr _addr, uint8_t _status) :
|
|
|
|
AbortFault<PrefetchAbort>(_addr, false, 0, _status)
|
|
|
|
{}
|
|
|
|
};
|
|
|
|
|
|
|
|
class DataAbort : public AbortFault<DataAbort>
|
|
|
|
{
|
|
|
|
public:
|
|
|
|
static const MiscRegIndex FsrIndex = MISCREG_DFSR;
|
|
|
|
static const MiscRegIndex FarIndex = MISCREG_DFAR;
|
|
|
|
|
2010-06-02 19:58:16 +02:00
|
|
|
DataAbort(Addr _addr, uint8_t _domain, bool _write, uint8_t _status) :
|
2010-06-02 19:58:14 +02:00
|
|
|
AbortFault<DataAbort>(_addr, _write, _domain, _status)
|
|
|
|
{}
|
|
|
|
};
|
|
|
|
|
|
|
|
class Interrupt : public ArmFaultVals<Interrupt> {};
|
|
|
|
class FastInterrupt : public ArmFaultVals<FastInterrupt> {};
|
2009-04-06 03:53:15 +02:00
|
|
|
|
2010-08-26 02:10:43 +02:00
|
|
|
// A fault that flushes the pipe, excluding the faulting instructions
|
|
|
|
class FlushPipe : public ArmFaultVals<FlushPipe>
|
|
|
|
{
|
|
|
|
public:
|
|
|
|
FlushPipe() {}
|
2010-09-14 04:26:03 +02:00
|
|
|
void invoke(ThreadContext *tc,
|
|
|
|
StaticInstPtr inst = StaticInst::nullStaticInstPtr);
|
2010-08-26 02:10:43 +02:00
|
|
|
};
|
|
|
|
|
2010-08-23 18:18:40 +02:00
|
|
|
static inline Fault genMachineCheckFault()
|
|
|
|
{
|
|
|
|
return new Reset();
|
|
|
|
}
|
2009-04-06 03:53:15 +02:00
|
|
|
|
|
|
|
} // ArmISA namespace
|
|
|
|
|
|
|
|
#endif // __ARM_FAULTS_HH__
|