80 lines
3.6 KiB
Text
80 lines
3.6 KiB
Text
|
from BaseCPU import BaseCPU
|
||
|
|
||
|
simobj DerivAlphaFullCPU(BaseCPU):
|
||
|
type = 'DerivAlphaFullCPU'
|
||
|
|
||
|
numThreads = Param.Unsigned("number of HW thread contexts")
|
||
|
|
||
|
if not build_env['FULL_SYSTEM']:
|
||
|
mem = Param.FunctionalMemory(NULL, "memory")
|
||
|
|
||
|
decodeToFetchDelay = Param.Unsigned("Decode to fetch delay")
|
||
|
renameToFetchDelay = Param.Unsigned("Rename to fetch delay")
|
||
|
iewToFetchDelay = Param.Unsigned("Issue/Execute/Writeback to fetch "
|
||
|
"delay")
|
||
|
commitToFetchDelay = Param.Unsigned("Commit to fetch delay")
|
||
|
fetchWidth = Param.Unsigned("Fetch width")
|
||
|
|
||
|
renameToDecodeDelay = Param.Unsigned("Rename to decode delay")
|
||
|
iewToDecodeDelay = Param.Unsigned("Issue/Execute/Writeback to decode "
|
||
|
"delay")
|
||
|
commitToDecodeDelay = Param.Unsigned("Commit to decode delay")
|
||
|
fetchToDecodeDelay = Param.Unsigned("Fetch to decode delay")
|
||
|
decodeWidth = Param.Unsigned("Decode width")
|
||
|
|
||
|
iewToRenameDelay = Param.Unsigned("Issue/Execute/Writeback to rename "
|
||
|
"delay")
|
||
|
commitToRenameDelay = Param.Unsigned("Commit to rename delay")
|
||
|
decodeToRenameDelay = Param.Unsigned("Decode to rename delay")
|
||
|
renameWidth = Param.Unsigned("Rename width")
|
||
|
|
||
|
commitToIEWDelay = Param.Unsigned("Commit to "
|
||
|
"Issue/Execute/Writeback delay")
|
||
|
renameToIEWDelay = Param.Unsigned("Rename to "
|
||
|
"Issue/Execute/Writeback delay")
|
||
|
issueToExecuteDelay = Param.Unsigned("Issue to execute delay (internal "
|
||
|
"to the IEW stage)")
|
||
|
issueWidth = Param.Unsigned("Issue width")
|
||
|
executeWidth = Param.Unsigned("Execute width")
|
||
|
executeIntWidth = Param.Unsigned("Integer execute width")
|
||
|
executeFloatWidth = Param.Unsigned("Floating point execute width")
|
||
|
executeBranchWidth = Param.Unsigned("Branch execute width")
|
||
|
executeMemoryWidth = Param.Unsigned("Memory execute width")
|
||
|
|
||
|
iewToCommitDelay = Param.Unsigned("Issue/Execute/Writeback to commit "
|
||
|
"delay")
|
||
|
renameToROBDelay = Param.Unsigned("Rename to reorder buffer delay")
|
||
|
commitWidth = Param.Unsigned("Commit width")
|
||
|
squashWidth = Param.Unsigned("Squash width")
|
||
|
|
||
|
local_predictor_size = Param.Unsigned("Size of local predictor")
|
||
|
local_ctr_bits = Param.Unsigned("Bits per counter")
|
||
|
local_history_table_size = Param.Unsigned("Size of local history table")
|
||
|
local_history_bits = Param.Unsigned("Bits for the local history")
|
||
|
global_predictor_size = Param.Unsigned("Size of global predictor")
|
||
|
global_ctr_bits = Param.Unsigned("Bits per counter")
|
||
|
global_history_bits = Param.Unsigned("Bits of history")
|
||
|
choice_predictor_size = Param.Unsigned("Size of choice predictor")
|
||
|
choice_ctr_bits = Param.Unsigned("Bits of choice counters")
|
||
|
|
||
|
BTBEntries = Param.Unsigned("Number of BTB entries")
|
||
|
BTBTagSize = Param.Unsigned("Size of the BTB tags, in bits")
|
||
|
|
||
|
RASSize = Param.Unsigned("RAS size")
|
||
|
|
||
|
LQEntries = Param.Unsigned("Number of load queue entries")
|
||
|
SQEntries = Param.Unsigned("Number of store queue entries")
|
||
|
LFSTSize = Param.Unsigned("Last fetched store table size")
|
||
|
SSITSize = Param.Unsigned("Store set ID table size")
|
||
|
|
||
|
numPhysIntRegs = Param.Unsigned("Number of physical integer registers")
|
||
|
numPhysFloatRegs = Param.Unsigned("Number of physical floating point "
|
||
|
"registers")
|
||
|
numIQEntries = Param.Unsigned("Number of instruction queue entries")
|
||
|
numROBEntries = Param.Unsigned("Number of reorder buffer entries")
|
||
|
|
||
|
instShiftAmt = Param.Unsigned("Number of bits to shift instructions by")
|
||
|
|
||
|
function_trace = Param.Bool(False, "Enable function trace")
|
||
|
function_trace_start = Param.Tick(0, "Cycle to start function trace")
|