2012-08-25 20:16:45 +02:00
|
|
|
/*
|
|
|
|
* Copyright (c) 2009-2012 Mark D. Hill and David A. Wood
|
|
|
|
* Copyright (c) 2010-2012 Advanced Micro Devices, Inc.
|
|
|
|
* All rights reserved.
|
|
|
|
*
|
|
|
|
* Redistribution and use in source and binary forms, with or without
|
|
|
|
* modification, are permitted provided that the following conditions are
|
|
|
|
* met: redistributions of source code must retain the above copyright
|
|
|
|
* notice, this list of conditions and the following disclaimer;
|
|
|
|
* redistributions in binary form must reproduce the above copyright
|
|
|
|
* notice, this list of conditions and the following disclaimer in the
|
|
|
|
* documentation and/or other materials provided with the distribution;
|
|
|
|
* neither the name of the copyright holders nor the names of its
|
|
|
|
* contributors may be used to endorse or promote products derived from
|
|
|
|
* this software without specific prior written permission.
|
|
|
|
*
|
|
|
|
* THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
|
|
|
|
* "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
|
|
|
|
* LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
|
|
|
|
* A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
|
|
|
|
* OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
|
|
|
|
* SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
|
|
|
|
* LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
|
|
|
|
* DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
|
|
|
|
* THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
|
|
|
|
* (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
|
|
|
|
* OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
|
|
|
*/
|
2009-09-11 23:19:31 +02:00
|
|
|
|
2013-05-21 18:32:38 +02:00
|
|
|
machine(DMA, "DMA Controller")
|
2014-09-01 23:55:45 +02:00
|
|
|
: DMASequencer * dma_sequencer;
|
|
|
|
Cycles request_latency := 6;
|
2009-09-11 23:19:31 +02:00
|
|
|
|
2014-09-01 23:55:47 +02:00
|
|
|
MessageBuffer * responseFromDir, network="From", virtual_network="1",
|
|
|
|
ordered="true", vnet_type="response";
|
|
|
|
MessageBuffer * requestToDir, network="To", virtual_network="0",
|
|
|
|
ordered="false", vnet_type="request";
|
|
|
|
{
|
2011-02-24 01:41:59 +01:00
|
|
|
state_declaration(State, desc="DMA states", default="DMA_State_READY") {
|
|
|
|
READY, AccessPermission:Invalid, desc="Ready to accept a new request";
|
|
|
|
BUSY_RD, AccessPermission:Busy, desc="Busy: currently processing a request";
|
|
|
|
BUSY_WR, AccessPermission:Busy, desc="Busy: currently processing a request";
|
2009-09-11 23:19:31 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
enumeration(Event, desc="DMA events") {
|
|
|
|
ReadRequest, desc="A new read request";
|
|
|
|
WriteRequest, desc="A new write request";
|
|
|
|
Data, desc="Data from a DMA memory read";
|
|
|
|
Ack, desc="DMA write to memory completed";
|
|
|
|
}
|
|
|
|
|
2014-01-17 18:02:15 +01:00
|
|
|
MessageBuffer mandatoryQueue, ordered="false";
|
|
|
|
State cur_state;
|
2009-09-11 23:19:31 +02:00
|
|
|
|
|
|
|
State getState(Address addr) {
|
|
|
|
return cur_state;
|
|
|
|
}
|
2014-11-06 12:42:20 +01:00
|
|
|
|
2009-09-11 23:19:31 +02:00
|
|
|
void setState(Address addr, State state) {
|
2014-11-06 12:42:20 +01:00
|
|
|
cur_state := state;
|
2009-09-11 23:19:31 +02:00
|
|
|
}
|
|
|
|
|
2011-06-08 18:58:09 +02:00
|
|
|
AccessPermission getAccessPermission(Address addr) {
|
|
|
|
return AccessPermission:NotPresent;
|
|
|
|
}
|
|
|
|
|
|
|
|
void setAccessPermission(Address addr, State state) {
|
|
|
|
}
|
|
|
|
|
2014-11-06 12:42:20 +01:00
|
|
|
void functionalRead(Address addr, Packet *pkt) {
|
|
|
|
error("DMA does not support functional read.");
|
|
|
|
}
|
|
|
|
|
|
|
|
int functionalWrite(Address addr, Packet *pkt) {
|
|
|
|
error("DMA does not support functional write.");
|
2011-07-01 02:49:26 +02:00
|
|
|
}
|
|
|
|
|
2014-09-01 23:55:47 +02:00
|
|
|
out_port(requestToDir_out, RequestMsg, requestToDir, desc="...");
|
2009-09-11 23:19:31 +02:00
|
|
|
|
|
|
|
in_port(dmaRequestQueue_in, SequencerMsg, mandatoryQueue, desc="...") {
|
|
|
|
if (dmaRequestQueue_in.isReady()) {
|
|
|
|
peek(dmaRequestQueue_in, SequencerMsg) {
|
|
|
|
if (in_msg.Type == SequencerRequestType:LD ) {
|
|
|
|
trigger(Event:ReadRequest, in_msg.LineAddress);
|
|
|
|
} else if (in_msg.Type == SequencerRequestType:ST) {
|
|
|
|
trigger(Event:WriteRequest, in_msg.LineAddress);
|
|
|
|
} else {
|
|
|
|
error("Invalid request type");
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2009-09-26 00:51:51 +02:00
|
|
|
in_port(dmaResponseQueue_in, ResponseMsg, responseFromDir, desc="...") {
|
2009-09-11 23:19:31 +02:00
|
|
|
if (dmaResponseQueue_in.isReady()) {
|
2009-09-26 00:51:51 +02:00
|
|
|
peek( dmaResponseQueue_in, ResponseMsg) {
|
|
|
|
if (in_msg.Type == CoherenceResponseType:ACK) {
|
2013-06-18 23:58:33 +02:00
|
|
|
trigger(Event:Ack, makeLineAddress(in_msg.Addr));
|
2009-09-26 00:51:51 +02:00
|
|
|
} else if (in_msg.Type == CoherenceResponseType:DATA) {
|
2013-06-18 23:58:33 +02:00
|
|
|
trigger(Event:Data, makeLineAddress(in_msg.Addr));
|
2009-09-11 23:19:31 +02:00
|
|
|
} else {
|
|
|
|
error("Invalid response type");
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
action(s_sendReadRequest, "s", desc="Send a DMA read request to memory") {
|
|
|
|
peek(dmaRequestQueue_in, SequencerMsg) {
|
2014-09-01 23:55:47 +02:00
|
|
|
enqueue(requestToDir_out, RequestMsg, request_latency) {
|
2013-06-18 23:58:33 +02:00
|
|
|
out_msg.Addr := in_msg.PhysicalAddress;
|
2009-09-26 00:51:51 +02:00
|
|
|
out_msg.Type := CoherenceRequestType:DMA_READ;
|
2009-09-11 23:19:31 +02:00
|
|
|
out_msg.DataBlk := in_msg.DataBlk;
|
|
|
|
out_msg.Len := in_msg.Len;
|
|
|
|
out_msg.Destination.add(map_Address_to_Directory(address));
|
|
|
|
out_msg.MessageSize := MessageSizeType:Writeback_Control;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
action(s_sendWriteRequest, "\s", desc="Send a DMA write request to memory") {
|
|
|
|
peek(dmaRequestQueue_in, SequencerMsg) {
|
2014-09-01 23:55:47 +02:00
|
|
|
enqueue(requestToDir_out, RequestMsg, request_latency) {
|
2013-06-18 23:58:33 +02:00
|
|
|
out_msg.Addr := in_msg.PhysicalAddress;
|
2009-09-26 00:51:51 +02:00
|
|
|
out_msg.Type := CoherenceRequestType:DMA_WRITE;
|
2009-09-11 23:19:31 +02:00
|
|
|
out_msg.DataBlk := in_msg.DataBlk;
|
|
|
|
out_msg.Len := in_msg.Len;
|
|
|
|
out_msg.Destination.add(map_Address_to_Directory(address));
|
|
|
|
out_msg.MessageSize := MessageSizeType:Writeback_Control;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
action(a_ackCallback, "a", desc="Notify dma controller that write request completed") {
|
2009-09-26 00:51:51 +02:00
|
|
|
dma_sequencer.ackCallback();
|
2009-09-11 23:19:31 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
action(d_dataCallback, "d", desc="Write data to dma sequencer") {
|
2009-09-26 00:51:51 +02:00
|
|
|
peek (dmaResponseQueue_in, ResponseMsg) {
|
2009-09-11 23:19:31 +02:00
|
|
|
dma_sequencer.dataCallback(in_msg.DataBlk);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
action(p_popRequestQueue, "p", desc="Pop request queue") {
|
|
|
|
dmaRequestQueue_in.dequeue();
|
|
|
|
}
|
|
|
|
|
|
|
|
action(p_popResponseQueue, "\p", desc="Pop request queue") {
|
|
|
|
dmaResponseQueue_in.dequeue();
|
|
|
|
}
|
|
|
|
|
|
|
|
transition(READY, ReadRequest, BUSY_RD) {
|
|
|
|
s_sendReadRequest;
|
|
|
|
p_popRequestQueue;
|
|
|
|
}
|
|
|
|
|
|
|
|
transition(READY, WriteRequest, BUSY_WR) {
|
|
|
|
s_sendWriteRequest;
|
|
|
|
p_popRequestQueue;
|
|
|
|
}
|
|
|
|
|
|
|
|
transition(BUSY_RD, Data, READY) {
|
|
|
|
d_dataCallback;
|
|
|
|
p_popResponseQueue;
|
|
|
|
}
|
|
|
|
|
|
|
|
transition(BUSY_WR, Ack, READY) {
|
|
|
|
a_ackCallback;
|
|
|
|
p_popResponseQueue;
|
|
|
|
}
|
|
|
|
}
|