2011-01-18 23:30:06 +01:00
|
|
|
|
|
|
|
---------- Begin Simulation Statistics ----------
|
2011-12-01 09:15:23 +01:00
|
|
|
sim_seconds 0.274199 # Number of seconds simulated
|
|
|
|
sim_ticks 274198757500 # Number of ticks simulated
|
2012-01-25 18:19:50 +01:00
|
|
|
final_tick 274198757500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
|
2011-01-18 23:30:06 +01:00
|
|
|
sim_freq 1000000000000 # Frequency of simulated ticks
|
2012-01-25 18:19:50 +01:00
|
|
|
host_inst_rate 114096 # Simulator instruction rate (inst/s)
|
|
|
|
host_tick_rate 54566255 # Simulator tick rate (ticks/s)
|
|
|
|
host_mem_usage 225172 # Number of bytes of host memory used
|
|
|
|
host_seconds 5025.06 # Real time elapsed on the host
|
2011-12-01 09:15:23 +01:00
|
|
|
sim_insts 573341162 # Number of instructions simulated
|
2012-01-25 18:19:50 +01:00
|
|
|
system.physmem.bytes_read 15248640 # Number of bytes read from this memory
|
|
|
|
system.physmem.bytes_inst_read 230400 # Number of instructions bytes read from this memory
|
|
|
|
system.physmem.bytes_written 10960192 # Number of bytes written to this memory
|
|
|
|
system.physmem.num_reads 238260 # Number of read requests responded to by this memory
|
|
|
|
system.physmem.num_writes 171253 # Number of write requests responded to by this memory
|
|
|
|
system.physmem.num_other 0 # Number of other requests responded to by this memory
|
|
|
|
system.physmem.bw_read 55611631 # Total read bandwidth from this memory (bytes/s)
|
|
|
|
system.physmem.bw_inst_read 840266 # Instruction read bandwidth from this memory (bytes/s)
|
|
|
|
system.physmem.bw_write 39971706 # Write bandwidth from this memory (bytes/s)
|
|
|
|
system.physmem.bw_total 95583336 # Total bandwidth to/from this memory (bytes/s)
|
2011-01-18 23:30:06 +01:00
|
|
|
system.cpu.dtb.inst_hits 0 # ITB inst hits
|
|
|
|
system.cpu.dtb.inst_misses 0 # ITB inst misses
|
|
|
|
system.cpu.dtb.read_hits 0 # DTB read hits
|
|
|
|
system.cpu.dtb.read_misses 0 # DTB read misses
|
|
|
|
system.cpu.dtb.write_hits 0 # DTB write hits
|
|
|
|
system.cpu.dtb.write_misses 0 # DTB write misses
|
2011-05-23 17:59:13 +02:00
|
|
|
system.cpu.dtb.flush_tlb 0 # Number of times complete TLB was flushed
|
|
|
|
system.cpu.dtb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
|
|
|
|
system.cpu.dtb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID
|
|
|
|
system.cpu.dtb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID
|
|
|
|
system.cpu.dtb.flush_entries 0 # Number of entries that have been flushed from TLB
|
|
|
|
system.cpu.dtb.align_faults 0 # Number of TLB faults due to alignment restrictions
|
|
|
|
system.cpu.dtb.prefetch_faults 0 # Number of TLB faults due to prefetch
|
|
|
|
system.cpu.dtb.domain_faults 0 # Number of TLB faults due to domain restrictions
|
|
|
|
system.cpu.dtb.perms_faults 0 # Number of TLB faults due to permissions restrictions
|
|
|
|
system.cpu.dtb.read_accesses 0 # DTB read accesses
|
|
|
|
system.cpu.dtb.write_accesses 0 # DTB write accesses
|
|
|
|
system.cpu.dtb.inst_accesses 0 # ITB inst accesses
|
|
|
|
system.cpu.dtb.hits 0 # DTB hits
|
|
|
|
system.cpu.dtb.misses 0 # DTB misses
|
|
|
|
system.cpu.dtb.accesses 0 # DTB accesses
|
|
|
|
system.cpu.itb.inst_hits 0 # ITB inst hits
|
|
|
|
system.cpu.itb.inst_misses 0 # ITB inst misses
|
|
|
|
system.cpu.itb.read_hits 0 # DTB read hits
|
|
|
|
system.cpu.itb.read_misses 0 # DTB read misses
|
|
|
|
system.cpu.itb.write_hits 0 # DTB write hits
|
|
|
|
system.cpu.itb.write_misses 0 # DTB write misses
|
|
|
|
system.cpu.itb.flush_tlb 0 # Number of times complete TLB was flushed
|
|
|
|
system.cpu.itb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
|
|
|
|
system.cpu.itb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID
|
|
|
|
system.cpu.itb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID
|
|
|
|
system.cpu.itb.flush_entries 0 # Number of entries that have been flushed from TLB
|
|
|
|
system.cpu.itb.align_faults 0 # Number of TLB faults due to alignment restrictions
|
|
|
|
system.cpu.itb.prefetch_faults 0 # Number of TLB faults due to prefetch
|
|
|
|
system.cpu.itb.domain_faults 0 # Number of TLB faults due to domain restrictions
|
|
|
|
system.cpu.itb.perms_faults 0 # Number of TLB faults due to permissions restrictions
|
|
|
|
system.cpu.itb.read_accesses 0 # DTB read accesses
|
|
|
|
system.cpu.itb.write_accesses 0 # DTB write accesses
|
|
|
|
system.cpu.itb.inst_accesses 0 # ITB inst accesses
|
|
|
|
system.cpu.itb.hits 0 # DTB hits
|
|
|
|
system.cpu.itb.misses 0 # DTB misses
|
|
|
|
system.cpu.itb.accesses 0 # DTB accesses
|
|
|
|
system.cpu.workload.num_syscalls 548 # Number of system calls
|
2011-12-01 09:15:23 +01:00
|
|
|
system.cpu.numCycles 548397516 # number of cpu cycles simulated
|
2011-05-23 17:59:13 +02:00
|
|
|
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
|
|
|
|
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
|
2011-12-01 09:15:23 +01:00
|
|
|
system.cpu.BPredUnit.lookups 225101784 # Number of BP lookups
|
|
|
|
system.cpu.BPredUnit.condPredicted 179007547 # Number of conditional branches predicted
|
|
|
|
system.cpu.BPredUnit.condIncorrect 18307036 # Number of conditional branches incorrect
|
|
|
|
system.cpu.BPredUnit.BTBLookups 189868979 # Number of BTB lookups
|
|
|
|
system.cpu.BPredUnit.BTBHits 156087931 # Number of BTB hits
|
2011-05-23 17:59:13 +02:00
|
|
|
system.cpu.BPredUnit.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
|
2011-12-01 09:15:23 +01:00
|
|
|
system.cpu.BPredUnit.usedRAS 11743928 # Number of times the RAS was used to get a target.
|
|
|
|
system.cpu.BPredUnit.RASInCorrect 2589266 # Number of incorrect RAS predictions.
|
|
|
|
system.cpu.fetch.icacheStallCycles 154237973 # Number of cycles fetch is stalled on an Icache miss
|
|
|
|
system.cpu.fetch.Insts 996342059 # Number of instructions fetch has processed
|
|
|
|
system.cpu.fetch.Branches 225101784 # Number of branches that fetch encountered
|
|
|
|
system.cpu.fetch.predictedBranches 167831859 # Number of branches that fetch has predicted taken
|
|
|
|
system.cpu.fetch.Cycles 251951083 # Number of cycles fetch has run and was not squashing or blocked
|
|
|
|
system.cpu.fetch.SquashCycles 70115496 # Number of cycles fetch has spent squashing
|
|
|
|
system.cpu.fetch.BlockedCycles 88916227 # Number of cycles fetch has spent blocked
|
|
|
|
system.cpu.fetch.MiscStallCycles 76 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
|
|
|
|
system.cpu.fetch.PendingTrapStallCycles 27190 # Number of stall cycles due to pending traps
|
|
|
|
system.cpu.fetch.CacheLines 141601056 # Number of cache lines fetched
|
|
|
|
system.cpu.fetch.IcacheSquashes 4591339 # Number of outstanding Icache misses that were squashed
|
|
|
|
system.cpu.fetch.rateDist::samples 544609039 # Number of instructions fetched each cycle (Total)
|
|
|
|
system.cpu.fetch.rateDist::mean 2.120756 # Number of instructions fetched each cycle (Total)
|
|
|
|
system.cpu.fetch.rateDist::stdev 2.818747 # Number of instructions fetched each cycle (Total)
|
2011-01-18 23:30:06 +01:00
|
|
|
system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
|
2011-12-01 09:15:23 +01:00
|
|
|
system.cpu.fetch.rateDist::0 292670234 53.74% 53.74% # Number of instructions fetched each cycle (Total)
|
|
|
|
system.cpu.fetch.rateDist::1 22602609 4.15% 57.89% # Number of instructions fetched each cycle (Total)
|
|
|
|
system.cpu.fetch.rateDist::2 39324759 7.22% 65.11% # Number of instructions fetched each cycle (Total)
|
|
|
|
system.cpu.fetch.rateDist::3 38673680 7.10% 72.21% # Number of instructions fetched each cycle (Total)
|
|
|
|
system.cpu.fetch.rateDist::4 44132407 8.10% 80.32% # Number of instructions fetched each cycle (Total)
|
|
|
|
system.cpu.fetch.rateDist::5 15219761 2.79% 83.11% # Number of instructions fetched each cycle (Total)
|
|
|
|
system.cpu.fetch.rateDist::6 18468380 3.39% 86.50% # Number of instructions fetched each cycle (Total)
|
|
|
|
system.cpu.fetch.rateDist::7 13866800 2.55% 89.05% # Number of instructions fetched each cycle (Total)
|
|
|
|
system.cpu.fetch.rateDist::8 59650409 10.95% 100.00% # Number of instructions fetched each cycle (Total)
|
2011-01-18 23:30:06 +01:00
|
|
|
system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
|
|
|
|
system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
|
|
|
|
system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
|
2011-12-01 09:15:23 +01:00
|
|
|
system.cpu.fetch.rateDist::total 544609039 # Number of instructions fetched each cycle (Total)
|
|
|
|
system.cpu.fetch.branchRate 0.410472 # Number of branch fetches per cycle
|
|
|
|
system.cpu.fetch.rate 1.816825 # Number of inst fetches per cycle
|
|
|
|
system.cpu.decode.IdleCycles 173360184 # Number of cycles decode is idle
|
|
|
|
system.cpu.decode.BlockedCycles 84631968 # Number of cycles decode is blocked
|
|
|
|
system.cpu.decode.RunCycles 232819510 # Number of cycles decode is running
|
|
|
|
system.cpu.decode.UnblockCycles 4407510 # Number of cycles decode is unblocking
|
|
|
|
system.cpu.decode.SquashCycles 49389867 # Number of cycles decode is squashing
|
|
|
|
system.cpu.decode.BranchResolved 33096702 # Number of times decode resolved a branch
|
|
|
|
system.cpu.decode.BranchMispred 88546 # Number of times decode detected a branch misprediction
|
|
|
|
system.cpu.decode.DecodedInsts 1070717063 # Number of instructions handled by decode
|
|
|
|
system.cpu.decode.SquashedInsts 220828 # Number of squashed instructions handled by decode
|
|
|
|
system.cpu.rename.SquashCycles 49389867 # Number of cycles rename is squashing
|
|
|
|
system.cpu.rename.IdleCycles 189439670 # Number of cycles rename is idle
|
|
|
|
system.cpu.rename.BlockCycles 6246457 # Number of cycles rename is blocking
|
|
|
|
system.cpu.rename.serializeStallCycles 67211324 # count of cycles rename stalled for serializing inst
|
|
|
|
system.cpu.rename.RunCycles 221002512 # Number of cycles rename is running
|
|
|
|
system.cpu.rename.UnblockCycles 11319209 # Number of cycles rename is unblocking
|
|
|
|
system.cpu.rename.RenamedInsts 984442373 # Number of instructions processed by rename
|
|
|
|
system.cpu.rename.ROBFullEvents 1013 # Number of times rename has blocked due to ROB full
|
|
|
|
system.cpu.rename.IQFullEvents 2966416 # Number of times rename has blocked due to IQ full
|
|
|
|
system.cpu.rename.LSQFullEvents 5236155 # Number of times rename has blocked due to LSQ full
|
|
|
|
system.cpu.rename.FullRegisterEvents 73 # Number of times there has been no free registers
|
|
|
|
system.cpu.rename.RenamedOperands 1176369692 # Number of destination operands rename has renamed
|
|
|
|
system.cpu.rename.RenameLookups 4273292331 # Number of register rename lookups that rename has made
|
|
|
|
system.cpu.rename.int_rename_lookups 4273289228 # Number of integer rename lookups
|
|
|
|
system.cpu.rename.fp_rename_lookups 3103 # Number of floating rename lookups
|
|
|
|
system.cpu.rename.CommittedMaps 672199296 # Number of HB maps that are committed
|
|
|
|
system.cpu.rename.UndoneMaps 504170396 # Number of HB maps that are undone due to squashing
|
|
|
|
system.cpu.rename.serializingInsts 6164964 # count of serializing insts renamed
|
|
|
|
system.cpu.rename.tempSerializingInsts 6164681 # count of temporary serializing insts renamed
|
|
|
|
system.cpu.rename.skidInsts 63358237 # count of insts added to the skid buffer
|
|
|
|
system.cpu.memDep0.insertedLoads 196378247 # Number of loads inserted to the mem dependence unit.
|
|
|
|
system.cpu.memDep0.insertedStores 77986326 # Number of stores inserted to the mem dependence unit.
|
|
|
|
system.cpu.memDep0.conflictingLoads 17967729 # Number of conflicting loads.
|
|
|
|
system.cpu.memDep0.conflictingStores 12612066 # Number of conflicting stores.
|
|
|
|
system.cpu.iq.iqInstsAdded 870602735 # Number of instructions added to the IQ (excludes non-spec)
|
|
|
|
system.cpu.iq.iqNonSpecInstsAdded 7830625 # Number of non-speculative instructions added to the IQ
|
|
|
|
system.cpu.iq.iqInstsIssued 735457773 # Number of instructions issued
|
|
|
|
system.cpu.iq.iqSquashedInstsIssued 1536942 # Number of squashed instructions issued
|
|
|
|
system.cpu.iq.iqSquashedInstsExamined 302215535 # Number of squashed instructions iterated over during squash; mainly for profiling
|
|
|
|
system.cpu.iq.iqSquashedOperandsExamined 751654986 # Number of squashed operands that are examined and possibly removed from graph
|
|
|
|
system.cpu.iq.iqSquashedNonSpecRemoved 3952431 # Number of squashed non-spec instructions that were removed
|
|
|
|
system.cpu.iq.issued_per_cycle::samples 544609039 # Number of insts issued each cycle
|
|
|
|
system.cpu.iq.issued_per_cycle::mean 1.350433 # Number of insts issued each cycle
|
|
|
|
system.cpu.iq.issued_per_cycle::stdev 1.595771 # Number of insts issued each cycle
|
2011-05-23 17:59:13 +02:00
|
|
|
system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
|
2011-12-01 09:15:23 +01:00
|
|
|
system.cpu.iq.issued_per_cycle::0 241479375 44.34% 44.34% # Number of insts issued each cycle
|
|
|
|
system.cpu.iq.issued_per_cycle::1 95418106 17.52% 61.86% # Number of insts issued each cycle
|
|
|
|
system.cpu.iq.issued_per_cycle::2 86231703 15.83% 77.69% # Number of insts issued each cycle
|
|
|
|
system.cpu.iq.issued_per_cycle::3 59231990 10.88% 88.57% # Number of insts issued each cycle
|
|
|
|
system.cpu.iq.issued_per_cycle::4 36938301 6.78% 95.35% # Number of insts issued each cycle
|
|
|
|
system.cpu.iq.issued_per_cycle::5 14710122 2.70% 98.05% # Number of insts issued each cycle
|
|
|
|
system.cpu.iq.issued_per_cycle::6 6373652 1.17% 99.22% # Number of insts issued each cycle
|
|
|
|
system.cpu.iq.issued_per_cycle::7 3471755 0.64% 99.86% # Number of insts issued each cycle
|
|
|
|
system.cpu.iq.issued_per_cycle::8 754035 0.14% 100.00% # Number of insts issued each cycle
|
2011-05-23 17:59:13 +02:00
|
|
|
system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
|
|
|
|
system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
|
|
|
|
system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
|
2011-12-01 09:15:23 +01:00
|
|
|
system.cpu.iq.issued_per_cycle::total 544609039 # Number of insts issued each cycle
|
2011-05-23 17:59:13 +02:00
|
|
|
system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
|
2011-12-01 09:15:23 +01:00
|
|
|
system.cpu.iq.fu_full::IntAlu 133367 1.38% 1.38% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::IntMult 0 0.00% 1.38% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::IntDiv 0 0.00% 1.38% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::FloatAdd 0 0.00% 1.38% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::FloatCmp 0 0.00% 1.38% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::FloatCvt 0 0.00% 1.38% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::FloatMult 0 0.00% 1.38% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::FloatDiv 0 0.00% 1.38% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::FloatSqrt 0 0.00% 1.38% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::SimdAdd 0 0.00% 1.38% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 1.38% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::SimdAlu 0 0.00% 1.38% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::SimdCmp 0 0.00% 1.38% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::SimdCvt 0 0.00% 1.38% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::SimdMisc 0 0.00% 1.38% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::SimdMult 0 0.00% 1.38% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 1.38% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::SimdShift 0 0.00% 1.38% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 1.38% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::SimdSqrt 0 0.00% 1.38% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 1.38% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 1.38% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 1.38% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 1.38% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 1.38% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 1.38% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 1.38% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 1.38% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 1.38% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::MemRead 6658147 68.82% 70.20% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::MemWrite 2883419 29.80% 100.00% # attempts to use FU when none available
|
2011-05-23 17:59:13 +02:00
|
|
|
system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued
|
2011-12-01 09:15:23 +01:00
|
|
|
system.cpu.iq.FU_type_0::IntAlu 497367446 67.63% 67.63% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::IntMult 380524 0.05% 67.68% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::IntDiv 0 0.00% 67.68% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::FloatAdd 142 0.00% 67.68% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 67.68% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 67.68% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::FloatMult 0 0.00% 67.68% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 67.68% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 67.68% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 67.68% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 67.68% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 67.68% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 67.68% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 67.68% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 67.68% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::SimdMult 0 0.00% 67.68% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 67.68% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::SimdShift 0 0.00% 67.68% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 67.68% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 67.68% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 67.68% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 67.68% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 67.68% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 67.68% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 67.68% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::SimdFloatMisc 3 0.00% 67.68% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 67.68% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 67.68% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 67.68% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::MemRead 170820646 23.23% 90.91% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::MemWrite 66889012 9.09% 100.00% # Type of FU issued
|
2011-05-23 17:59:13 +02:00
|
|
|
system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
|
2011-12-01 09:15:23 +01:00
|
|
|
system.cpu.iq.FU_type_0::total 735457773 # Type of FU issued
|
|
|
|
system.cpu.iq.rate 1.341103 # Inst issue rate
|
|
|
|
system.cpu.iq.fu_busy_cnt 9674933 # FU busy when requested
|
|
|
|
system.cpu.iq.fu_busy_rate 0.013155 # FU busy rate (busy events/executed inst)
|
|
|
|
system.cpu.iq.int_inst_queue_reads 2026736140 # Number of integer instruction queue reads
|
|
|
|
system.cpu.iq.int_inst_queue_writes 1180706061 # Number of integer instruction queue writes
|
|
|
|
system.cpu.iq.int_inst_queue_wakeup_accesses 693772826 # Number of integer instruction queue wakeup accesses
|
|
|
|
system.cpu.iq.fp_inst_queue_reads 320 # Number of floating instruction queue reads
|
|
|
|
system.cpu.iq.fp_inst_queue_writes 454 # Number of floating instruction queue writes
|
2011-05-23 17:59:13 +02:00
|
|
|
system.cpu.iq.fp_inst_queue_wakeup_accesses 16 # Number of floating instruction queue wakeup accesses
|
2011-12-01 09:15:23 +01:00
|
|
|
system.cpu.iq.int_alu_accesses 745132544 # Number of integer alu accesses
|
|
|
|
system.cpu.iq.fp_alu_accesses 162 # Number of floating point alu accesses
|
|
|
|
system.cpu.iew.lsq.thread0.forwLoads 8466293 # Number of loads that had data forwarded from stores
|
2011-05-23 17:59:13 +02:00
|
|
|
system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
|
2011-12-01 09:15:23 +01:00
|
|
|
system.cpu.iew.lsq.thread0.squashedLoads 69605317 # Number of loads squashed
|
|
|
|
system.cpu.iew.lsq.thread0.ignoredResponses 50613 # Number of memory responses ignored because the instruction is squashed
|
|
|
|
system.cpu.iew.lsq.thread0.memOrderViolation 61790 # Number of memory ordering violations
|
|
|
|
system.cpu.iew.lsq.thread0.squashedStores 20382475 # Number of stores squashed
|
2011-05-23 17:59:13 +02:00
|
|
|
system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
|
|
|
|
system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
|
2011-12-01 09:15:23 +01:00
|
|
|
system.cpu.iew.lsq.thread0.rescheduledLoads 28472 # Number of loads that were rescheduled
|
|
|
|
system.cpu.iew.lsq.thread0.cacheBlocked 334 # Number of times an access to memory failed due to the cache being blocked
|
2011-05-23 17:59:13 +02:00
|
|
|
system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
|
2011-12-01 09:15:23 +01:00
|
|
|
system.cpu.iew.iewSquashCycles 49389867 # Number of cycles IEW is squashing
|
|
|
|
system.cpu.iew.iewBlockCycles 2700739 # Number of cycles IEW is blocking
|
|
|
|
system.cpu.iew.iewUnblockCycles 121924 # Number of cycles IEW is unblocking
|
|
|
|
system.cpu.iew.iewDispatchedInsts 887765924 # Number of instructions dispatched to IQ
|
|
|
|
system.cpu.iew.iewDispSquashedInsts 12225511 # Number of squashed instructions skipped by dispatch
|
|
|
|
system.cpu.iew.iewDispLoadInsts 196378247 # Number of dispatched load instructions
|
|
|
|
system.cpu.iew.iewDispStoreInsts 77986326 # Number of dispatched store instructions
|
|
|
|
system.cpu.iew.iewDispNonSpecInsts 6083275 # Number of dispatched non-speculative instructions
|
|
|
|
system.cpu.iew.iewIQFullEvents 46564 # Number of times the IQ has become full, causing a stall
|
|
|
|
system.cpu.iew.iewLSQFullEvents 7422 # Number of times the LSQ has become full, causing a stall
|
|
|
|
system.cpu.iew.memOrderViolationEvents 61790 # Number of memory order violations
|
|
|
|
system.cpu.iew.predictedTakenIncorrect 18530018 # Number of branches that were predicted taken incorrectly
|
|
|
|
system.cpu.iew.predictedNotTakenIncorrect 5460534 # Number of branches that were predicted not taken incorrectly
|
|
|
|
system.cpu.iew.branchMispredicts 23990552 # Number of branch mispredicts detected at execute
|
|
|
|
system.cpu.iew.iewExecutedInsts 711163338 # Number of executed instructions
|
|
|
|
system.cpu.iew.iewExecLoadInsts 161856987 # Number of load instructions executed
|
|
|
|
system.cpu.iew.iewExecSquashedInsts 24294435 # Number of squashed instructions skipped in execute
|
2011-05-23 17:59:13 +02:00
|
|
|
system.cpu.iew.exec_swp 0 # number of swp insts executed
|
2011-12-01 09:15:23 +01:00
|
|
|
system.cpu.iew.exec_nop 9332564 # number of nop insts executed
|
|
|
|
system.cpu.iew.exec_refs 226770071 # number of memory reference insts executed
|
|
|
|
system.cpu.iew.exec_branches 147519559 # Number of branches executed
|
|
|
|
system.cpu.iew.exec_stores 64913084 # Number of stores executed
|
|
|
|
system.cpu.iew.exec_rate 1.296803 # Inst execution rate
|
|
|
|
system.cpu.iew.wb_sent 699318417 # cumulative count of insts sent to commit
|
|
|
|
system.cpu.iew.wb_count 693772842 # cumulative count of insts written-back
|
|
|
|
system.cpu.iew.wb_producers 395045304 # num instructions producing a value
|
|
|
|
system.cpu.iew.wb_consumers 663504976 # num instructions consuming a value
|
2011-05-23 17:59:13 +02:00
|
|
|
system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
|
2011-12-01 09:15:23 +01:00
|
|
|
system.cpu.iew.wb_rate 1.265091 # insts written-back per cycle
|
|
|
|
system.cpu.iew.wb_fanout 0.595392 # average fanout of values written-back
|
2011-05-23 17:59:13 +02:00
|
|
|
system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
|
2011-12-01 09:15:23 +01:00
|
|
|
system.cpu.commit.commitCommittedInsts 574685046 # The number of committed instructions
|
|
|
|
system.cpu.commit.commitSquashedInsts 313100037 # The number of squashed insts skipped by commit
|
|
|
|
system.cpu.commit.commitNonSpecStalls 3878194 # The number of times commit has been forced to stall to communicate backwards
|
|
|
|
system.cpu.commit.branchMispredicts 20503761 # The number of times a branch was mispredicted
|
|
|
|
system.cpu.commit.committed_per_cycle::samples 495219173 # Number of insts commited each cycle
|
|
|
|
system.cpu.commit.committed_per_cycle::mean 1.160466 # Number of insts commited each cycle
|
|
|
|
system.cpu.commit.committed_per_cycle::stdev 1.863525 # Number of insts commited each cycle
|
2011-05-23 17:59:13 +02:00
|
|
|
system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
|
2011-12-01 09:15:23 +01:00
|
|
|
system.cpu.commit.committed_per_cycle::0 259975062 52.50% 52.50% # Number of insts commited each cycle
|
|
|
|
system.cpu.commit.committed_per_cycle::1 116222276 23.47% 75.97% # Number of insts commited each cycle
|
|
|
|
system.cpu.commit.committed_per_cycle::2 44533135 8.99% 84.96% # Number of insts commited each cycle
|
|
|
|
system.cpu.commit.committed_per_cycle::3 21295357 4.30% 89.26% # Number of insts commited each cycle
|
|
|
|
system.cpu.commit.committed_per_cycle::4 19840150 4.01% 93.26% # Number of insts commited each cycle
|
|
|
|
system.cpu.commit.committed_per_cycle::5 7283820 1.47% 94.74% # Number of insts commited each cycle
|
|
|
|
system.cpu.commit.committed_per_cycle::6 7518006 1.52% 96.25% # Number of insts commited each cycle
|
|
|
|
system.cpu.commit.committed_per_cycle::7 3788243 0.76% 97.02% # Number of insts commited each cycle
|
|
|
|
system.cpu.commit.committed_per_cycle::8 14763124 2.98% 100.00% # Number of insts commited each cycle
|
2011-05-23 17:59:13 +02:00
|
|
|
system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
|
|
|
|
system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
|
|
|
|
system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
|
2011-12-01 09:15:23 +01:00
|
|
|
system.cpu.commit.committed_per_cycle::total 495219173 # Number of insts commited each cycle
|
|
|
|
system.cpu.commit.count 574685046 # Number of instructions committed
|
2011-05-23 17:59:13 +02:00
|
|
|
system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
|
2011-12-01 09:15:23 +01:00
|
|
|
system.cpu.commit.refs 184376781 # Number of memory references committed
|
|
|
|
system.cpu.commit.loads 126772930 # Number of loads committed
|
2011-05-23 17:59:13 +02:00
|
|
|
system.cpu.commit.membars 1488542 # Number of memory barriers committed
|
2011-12-01 09:15:23 +01:00
|
|
|
system.cpu.commit.branches 120192115 # Number of branches committed
|
2011-05-23 17:59:13 +02:00
|
|
|
system.cpu.commit.fp_insts 16 # Number of committed floating point instructions.
|
2011-12-01 09:15:23 +01:00
|
|
|
system.cpu.commit.int_insts 473701197 # Number of committed integer instructions.
|
2011-05-23 17:59:13 +02:00
|
|
|
system.cpu.commit.function_calls 9757362 # Number of function calls committed.
|
2011-12-01 09:15:23 +01:00
|
|
|
system.cpu.commit.bw_lim_events 14763124 # number cycles where commit BW limit reached
|
2011-05-23 17:59:13 +02:00
|
|
|
system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits
|
2011-12-01 09:15:23 +01:00
|
|
|
system.cpu.rob.rob_reads 1368233994 # The number of ROB reads
|
|
|
|
system.cpu.rob.rob_writes 1825140894 # The number of ROB writes
|
|
|
|
system.cpu.timesIdled 96084 # Number of times that the entire CPU went into an idle state and unscheduled itself
|
|
|
|
system.cpu.idleCycles 3788477 # Total number of cycles that the CPU has spent unscheduled due to idling
|
|
|
|
system.cpu.committedInsts 573341162 # Number of Instructions Simulated
|
|
|
|
system.cpu.committedInsts_total 573341162 # Number of Instructions Simulated
|
|
|
|
system.cpu.cpi 0.956494 # CPI: Cycles Per Instruction
|
|
|
|
system.cpu.cpi_total 0.956494 # CPI: Total CPI of All Threads
|
|
|
|
system.cpu.ipc 1.045485 # IPC: Instructions Per Cycle
|
|
|
|
system.cpu.ipc_total 1.045485 # IPC: Total IPC of All Threads
|
|
|
|
system.cpu.int_regfile_reads 3291621496 # number of integer regfile reads
|
|
|
|
system.cpu.int_regfile_writes 815258640 # number of integer regfile writes
|
2011-02-08 04:23:13 +01:00
|
|
|
system.cpu.fp_regfile_reads 16 # number of floating regfile reads
|
2011-12-01 09:15:23 +01:00
|
|
|
system.cpu.misc_regfile_reads 1231509968 # number of misc regfile reads
|
|
|
|
system.cpu.misc_regfile_writes 4463832 # number of misc regfile writes
|
|
|
|
system.cpu.icache.replacements 12844 # number of replacements
|
|
|
|
system.cpu.icache.tagsinuse 1060.855578 # Cycle average of tags in use
|
|
|
|
system.cpu.icache.total_refs 141584558 # Total number of references to valid blocks.
|
|
|
|
system.cpu.icache.sampled_refs 14688 # Sample count of references to valid blocks.
|
|
|
|
system.cpu.icache.avg_refs 9639.471541 # Average number of references to valid blocks.
|
2011-05-23 17:59:13 +02:00
|
|
|
system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
|
2011-12-01 09:15:23 +01:00
|
|
|
system.cpu.icache.occ_blocks::0 1060.855578 # Average occupied blocks per context
|
|
|
|
system.cpu.icache.occ_percent::0 0.517996 # Average percentage of cache occupancy
|
|
|
|
system.cpu.icache.ReadReq_hits 141584561 # number of ReadReq hits
|
|
|
|
system.cpu.icache.demand_hits 141584561 # number of demand (read+write) hits
|
|
|
|
system.cpu.icache.overall_hits 141584561 # number of overall hits
|
|
|
|
system.cpu.icache.ReadReq_misses 16495 # number of ReadReq misses
|
|
|
|
system.cpu.icache.demand_misses 16495 # number of demand (read+write) misses
|
|
|
|
system.cpu.icache.overall_misses 16495 # number of overall misses
|
|
|
|
system.cpu.icache.ReadReq_miss_latency 235861500 # number of ReadReq miss cycles
|
|
|
|
system.cpu.icache.demand_miss_latency 235861500 # number of demand (read+write) miss cycles
|
|
|
|
system.cpu.icache.overall_miss_latency 235861500 # number of overall miss cycles
|
|
|
|
system.cpu.icache.ReadReq_accesses 141601056 # number of ReadReq accesses(hits+misses)
|
|
|
|
system.cpu.icache.demand_accesses 141601056 # number of demand (read+write) accesses
|
|
|
|
system.cpu.icache.overall_accesses 141601056 # number of overall (read+write) accesses
|
|
|
|
system.cpu.icache.ReadReq_miss_rate 0.000116 # miss rate for ReadReq accesses
|
|
|
|
system.cpu.icache.demand_miss_rate 0.000116 # miss rate for demand accesses
|
|
|
|
system.cpu.icache.overall_miss_rate 0.000116 # miss rate for overall accesses
|
|
|
|
system.cpu.icache.ReadReq_avg_miss_latency 14298.969385 # average ReadReq miss latency
|
|
|
|
system.cpu.icache.demand_avg_miss_latency 14298.969385 # average overall miss latency
|
|
|
|
system.cpu.icache.overall_avg_miss_latency 14298.969385 # average overall miss latency
|
2011-01-18 23:30:06 +01:00
|
|
|
system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
|
|
|
|
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
|
2011-05-23 17:59:13 +02:00
|
|
|
system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
|
|
|
|
system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
|
|
|
|
system.cpu.icache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked
|
|
|
|
system.cpu.icache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
|
2011-01-18 23:30:06 +01:00
|
|
|
system.cpu.icache.fast_writes 0 # number of fast writes performed
|
2011-05-23 17:59:13 +02:00
|
|
|
system.cpu.icache.cache_copies 0 # number of cache copies performed
|
2011-12-01 09:15:23 +01:00
|
|
|
system.cpu.icache.writebacks 1 # number of writebacks
|
|
|
|
system.cpu.icache.ReadReq_mshr_hits 1651 # number of ReadReq MSHR hits
|
|
|
|
system.cpu.icache.demand_mshr_hits 1651 # number of demand (read+write) MSHR hits
|
|
|
|
system.cpu.icache.overall_mshr_hits 1651 # number of overall MSHR hits
|
|
|
|
system.cpu.icache.ReadReq_mshr_misses 14844 # number of ReadReq MSHR misses
|
|
|
|
system.cpu.icache.demand_mshr_misses 14844 # number of demand (read+write) MSHR misses
|
|
|
|
system.cpu.icache.overall_mshr_misses 14844 # number of overall MSHR misses
|
2011-01-18 23:30:06 +01:00
|
|
|
system.cpu.icache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
|
2011-12-01 09:15:23 +01:00
|
|
|
system.cpu.icache.ReadReq_mshr_miss_latency 154845500 # number of ReadReq MSHR miss cycles
|
|
|
|
system.cpu.icache.demand_mshr_miss_latency 154845500 # number of demand (read+write) MSHR miss cycles
|
|
|
|
system.cpu.icache.overall_mshr_miss_latency 154845500 # number of overall MSHR miss cycles
|
2011-05-23 17:59:13 +02:00
|
|
|
system.cpu.icache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
|
2011-12-01 09:15:23 +01:00
|
|
|
system.cpu.icache.ReadReq_mshr_miss_rate 0.000105 # mshr miss rate for ReadReq accesses
|
|
|
|
system.cpu.icache.demand_mshr_miss_rate 0.000105 # mshr miss rate for demand accesses
|
|
|
|
system.cpu.icache.overall_mshr_miss_rate 0.000105 # mshr miss rate for overall accesses
|
|
|
|
system.cpu.icache.ReadReq_avg_mshr_miss_latency 10431.521153 # average ReadReq mshr miss latency
|
|
|
|
system.cpu.icache.demand_avg_mshr_miss_latency 10431.521153 # average overall mshr miss latency
|
|
|
|
system.cpu.icache.overall_avg_mshr_miss_latency 10431.521153 # average overall mshr miss latency
|
2011-05-23 17:59:13 +02:00
|
|
|
system.cpu.icache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
|
|
|
|
system.cpu.icache.mshr_cap_events 0 # number of times MSHR cap was activated
|
2011-01-18 23:30:06 +01:00
|
|
|
system.cpu.icache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
|
2011-05-23 17:59:13 +02:00
|
|
|
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
|
2011-12-01 09:15:23 +01:00
|
|
|
system.cpu.dcache.replacements 1212341 # number of replacements
|
|
|
|
system.cpu.dcache.tagsinuse 4058.230538 # Cycle average of tags in use
|
|
|
|
system.cpu.dcache.total_refs 204314278 # Total number of references to valid blocks.
|
|
|
|
system.cpu.dcache.sampled_refs 1216437 # Sample count of references to valid blocks.
|
|
|
|
system.cpu.dcache.avg_refs 167.961249 # Average number of references to valid blocks.
|
|
|
|
system.cpu.dcache.warmup_cycle 5623770000 # Cycle when the warmup percentage was hit.
|
|
|
|
system.cpu.dcache.occ_blocks::0 4058.230538 # Average occupied blocks per context
|
|
|
|
system.cpu.dcache.occ_percent::0 0.990779 # Average percentage of cache occupancy
|
|
|
|
system.cpu.dcache.ReadReq_hits 146820758 # number of ReadReq hits
|
|
|
|
system.cpu.dcache.WriteReq_hits 52766592 # number of WriteReq hits
|
|
|
|
system.cpu.dcache.LoadLockedReq_hits 2494784 # number of LoadLockedReq hits
|
|
|
|
system.cpu.dcache.StoreCondReq_hits 2231915 # number of StoreCondReq hits
|
|
|
|
system.cpu.dcache.demand_hits 199587350 # number of demand (read+write) hits
|
|
|
|
system.cpu.dcache.overall_hits 199587350 # number of overall hits
|
|
|
|
system.cpu.dcache.ReadReq_misses 1243424 # number of ReadReq misses
|
|
|
|
system.cpu.dcache.WriteReq_misses 1472714 # number of WriteReq misses
|
|
|
|
system.cpu.dcache.LoadLockedReq_misses 59 # number of LoadLockedReq misses
|
|
|
|
system.cpu.dcache.demand_misses 2716138 # number of demand (read+write) misses
|
|
|
|
system.cpu.dcache.overall_misses 2716138 # number of overall misses
|
|
|
|
system.cpu.dcache.ReadReq_miss_latency 14347379500 # number of ReadReq miss cycles
|
|
|
|
system.cpu.dcache.WriteReq_miss_latency 25015184497 # number of WriteReq miss cycles
|
|
|
|
system.cpu.dcache.LoadLockedReq_miss_latency 557000 # number of LoadLockedReq miss cycles
|
|
|
|
system.cpu.dcache.demand_miss_latency 39362563997 # number of demand (read+write) miss cycles
|
|
|
|
system.cpu.dcache.overall_miss_latency 39362563997 # number of overall miss cycles
|
|
|
|
system.cpu.dcache.ReadReq_accesses 148064182 # number of ReadReq accesses(hits+misses)
|
2011-05-23 17:59:13 +02:00
|
|
|
system.cpu.dcache.WriteReq_accesses 54239306 # number of WriteReq accesses(hits+misses)
|
2011-12-01 09:15:23 +01:00
|
|
|
system.cpu.dcache.LoadLockedReq_accesses 2494843 # number of LoadLockedReq accesses(hits+misses)
|
|
|
|
system.cpu.dcache.StoreCondReq_accesses 2231915 # number of StoreCondReq accesses(hits+misses)
|
|
|
|
system.cpu.dcache.demand_accesses 202303488 # number of demand (read+write) accesses
|
|
|
|
system.cpu.dcache.overall_accesses 202303488 # number of overall (read+write) accesses
|
|
|
|
system.cpu.dcache.ReadReq_miss_rate 0.008398 # miss rate for ReadReq accesses
|
|
|
|
system.cpu.dcache.WriteReq_miss_rate 0.027152 # miss rate for WriteReq accesses
|
|
|
|
system.cpu.dcache.LoadLockedReq_miss_rate 0.000024 # miss rate for LoadLockedReq accesses
|
|
|
|
system.cpu.dcache.demand_miss_rate 0.013426 # miss rate for demand accesses
|
|
|
|
system.cpu.dcache.overall_miss_rate 0.013426 # miss rate for overall accesses
|
|
|
|
system.cpu.dcache.ReadReq_avg_miss_latency 11538.605898 # average ReadReq miss latency
|
|
|
|
system.cpu.dcache.WriteReq_avg_miss_latency 16985.772185 # average WriteReq miss latency
|
|
|
|
system.cpu.dcache.LoadLockedReq_avg_miss_latency 9440.677966 # average LoadLockedReq miss latency
|
|
|
|
system.cpu.dcache.demand_avg_miss_latency 14492.107543 # average overall miss latency
|
|
|
|
system.cpu.dcache.overall_avg_miss_latency 14492.107543 # average overall miss latency
|
2011-05-23 17:59:13 +02:00
|
|
|
system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
|
2011-12-01 09:15:23 +01:00
|
|
|
system.cpu.dcache.blocked_cycles::no_targets 502000 # number of cycles access was blocked
|
2011-05-23 17:59:13 +02:00
|
|
|
system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked
|
2011-12-01 09:15:23 +01:00
|
|
|
system.cpu.dcache.blocked::no_targets 64 # number of cycles access was blocked
|
2011-05-23 17:59:13 +02:00
|
|
|
system.cpu.dcache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked
|
2011-12-01 09:15:23 +01:00
|
|
|
system.cpu.dcache.avg_blocked_cycles::no_targets 7843.750000 # average number of cycles each access was blocked
|
2011-05-23 17:59:13 +02:00
|
|
|
system.cpu.dcache.fast_writes 0 # number of fast writes performed
|
|
|
|
system.cpu.dcache.cache_copies 0 # number of cache copies performed
|
2011-12-01 09:15:23 +01:00
|
|
|
system.cpu.dcache.writebacks 1079461 # number of writebacks
|
|
|
|
system.cpu.dcache.ReadReq_mshr_hits 367349 # number of ReadReq MSHR hits
|
|
|
|
system.cpu.dcache.WriteReq_mshr_hits 1132203 # number of WriteReq MSHR hits
|
|
|
|
system.cpu.dcache.LoadLockedReq_mshr_hits 59 # number of LoadLockedReq MSHR hits
|
|
|
|
system.cpu.dcache.demand_mshr_hits 1499552 # number of demand (read+write) MSHR hits
|
|
|
|
system.cpu.dcache.overall_mshr_hits 1499552 # number of overall MSHR hits
|
|
|
|
system.cpu.dcache.ReadReq_mshr_misses 876075 # number of ReadReq MSHR misses
|
|
|
|
system.cpu.dcache.WriteReq_mshr_misses 340511 # number of WriteReq MSHR misses
|
|
|
|
system.cpu.dcache.demand_mshr_misses 1216586 # number of demand (read+write) MSHR misses
|
|
|
|
system.cpu.dcache.overall_mshr_misses 1216586 # number of overall MSHR misses
|
2011-05-23 17:59:13 +02:00
|
|
|
system.cpu.dcache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
|
2011-12-01 09:15:23 +01:00
|
|
|
system.cpu.dcache.ReadReq_mshr_miss_latency 6316165000 # number of ReadReq MSHR miss cycles
|
|
|
|
system.cpu.dcache.WriteReq_mshr_miss_latency 4359865500 # number of WriteReq MSHR miss cycles
|
|
|
|
system.cpu.dcache.demand_mshr_miss_latency 10676030500 # number of demand (read+write) MSHR miss cycles
|
|
|
|
system.cpu.dcache.overall_mshr_miss_latency 10676030500 # number of overall MSHR miss cycles
|
2011-05-23 17:59:13 +02:00
|
|
|
system.cpu.dcache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
|
2011-12-01 09:15:23 +01:00
|
|
|
system.cpu.dcache.ReadReq_mshr_miss_rate 0.005917 # mshr miss rate for ReadReq accesses
|
|
|
|
system.cpu.dcache.WriteReq_mshr_miss_rate 0.006278 # mshr miss rate for WriteReq accesses
|
2011-09-13 18:58:09 +02:00
|
|
|
system.cpu.dcache.demand_mshr_miss_rate 0.006014 # mshr miss rate for demand accesses
|
|
|
|
system.cpu.dcache.overall_mshr_miss_rate 0.006014 # mshr miss rate for overall accesses
|
2011-12-01 09:15:23 +01:00
|
|
|
system.cpu.dcache.ReadReq_avg_mshr_miss_latency 7209.616757 # average ReadReq mshr miss latency
|
|
|
|
system.cpu.dcache.WriteReq_avg_mshr_miss_latency 12803.890330 # average WriteReq mshr miss latency
|
|
|
|
system.cpu.dcache.demand_avg_mshr_miss_latency 8775.401410 # average overall mshr miss latency
|
|
|
|
system.cpu.dcache.overall_avg_mshr_miss_latency 8775.401410 # average overall mshr miss latency
|
2011-05-23 17:59:13 +02:00
|
|
|
system.cpu.dcache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
|
|
|
|
system.cpu.dcache.mshr_cap_events 0 # number of times MSHR cap was activated
|
|
|
|
system.cpu.dcache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
|
|
|
|
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
|
2011-12-01 09:15:23 +01:00
|
|
|
system.cpu.l2cache.replacements 219133 # number of replacements
|
|
|
|
system.cpu.l2cache.tagsinuse 21061.116186 # Cycle average of tags in use
|
|
|
|
system.cpu.l2cache.total_refs 1567440 # Total number of references to valid blocks.
|
|
|
|
system.cpu.l2cache.sampled_refs 239478 # Sample count of references to valid blocks.
|
|
|
|
system.cpu.l2cache.avg_refs 6.545236 # Average number of references to valid blocks.
|
|
|
|
system.cpu.l2cache.warmup_cycle 204357736000 # Cycle when the warmup percentage was hit.
|
2012-01-17 04:37:05 +01:00
|
|
|
system.cpu.l2cache.occ_blocks::0 7517.812526 # Average occupied blocks per context
|
|
|
|
system.cpu.l2cache.occ_blocks::1 13543.303660 # Average occupied blocks per context
|
|
|
|
system.cpu.l2cache.occ_percent::0 0.229425 # Average percentage of cache occupancy
|
|
|
|
system.cpu.l2cache.occ_percent::1 0.413309 # Average percentage of cache occupancy
|
2011-12-01 09:15:23 +01:00
|
|
|
system.cpu.l2cache.ReadReq_hits 760340 # number of ReadReq hits
|
|
|
|
system.cpu.l2cache.Writeback_hits 1079462 # number of Writeback hits
|
|
|
|
system.cpu.l2cache.UpgradeReq_hits 116 # number of UpgradeReq hits
|
|
|
|
system.cpu.l2cache.ReadExReq_hits 232507 # number of ReadExReq hits
|
|
|
|
system.cpu.l2cache.demand_hits 992847 # number of demand (read+write) hits
|
|
|
|
system.cpu.l2cache.overall_hits 992847 # number of overall hits
|
|
|
|
system.cpu.l2cache.ReadReq_misses 130056 # number of ReadReq misses
|
|
|
|
system.cpu.l2cache.UpgradeReq_misses 33 # number of UpgradeReq misses
|
|
|
|
system.cpu.l2cache.ReadExReq_misses 108226 # number of ReadExReq misses
|
|
|
|
system.cpu.l2cache.demand_misses 238282 # number of demand (read+write) misses
|
|
|
|
system.cpu.l2cache.overall_misses 238282 # number of overall misses
|
2012-01-17 04:37:05 +01:00
|
|
|
system.cpu.l2cache.ReadReq_miss_latency 4448635000 # number of ReadReq miss cycles
|
2011-12-01 09:15:23 +01:00
|
|
|
system.cpu.l2cache.UpgradeReq_miss_latency 68000 # number of UpgradeReq miss cycles
|
|
|
|
system.cpu.l2cache.ReadExReq_miss_latency 3706374500 # number of ReadExReq miss cycles
|
2012-01-17 04:37:05 +01:00
|
|
|
system.cpu.l2cache.demand_miss_latency 8155009500 # number of demand (read+write) miss cycles
|
|
|
|
system.cpu.l2cache.overall_miss_latency 8155009500 # number of overall miss cycles
|
2011-12-01 09:15:23 +01:00
|
|
|
system.cpu.l2cache.ReadReq_accesses 890396 # number of ReadReq accesses(hits+misses)
|
|
|
|
system.cpu.l2cache.Writeback_accesses 1079462 # number of Writeback accesses(hits+misses)
|
|
|
|
system.cpu.l2cache.UpgradeReq_accesses 149 # number of UpgradeReq accesses(hits+misses)
|
|
|
|
system.cpu.l2cache.ReadExReq_accesses 340733 # number of ReadExReq accesses(hits+misses)
|
|
|
|
system.cpu.l2cache.demand_accesses 1231129 # number of demand (read+write) accesses
|
|
|
|
system.cpu.l2cache.overall_accesses 1231129 # number of overall (read+write) accesses
|
|
|
|
system.cpu.l2cache.ReadReq_miss_rate 0.146065 # miss rate for ReadReq accesses
|
|
|
|
system.cpu.l2cache.UpgradeReq_miss_rate 0.221477 # miss rate for UpgradeReq accesses
|
|
|
|
system.cpu.l2cache.ReadExReq_miss_rate 0.317627 # miss rate for ReadExReq accesses
|
|
|
|
system.cpu.l2cache.demand_miss_rate 0.193548 # miss rate for demand accesses
|
|
|
|
system.cpu.l2cache.overall_miss_rate 0.193548 # miss rate for overall accesses
|
2012-01-17 04:37:05 +01:00
|
|
|
system.cpu.l2cache.ReadReq_avg_miss_latency 34205.534539 # average ReadReq miss latency
|
2011-12-01 09:15:23 +01:00
|
|
|
system.cpu.l2cache.UpgradeReq_avg_miss_latency 2060.606061 # average UpgradeReq miss latency
|
|
|
|
system.cpu.l2cache.ReadExReq_avg_miss_latency 34246.618188 # average ReadExReq miss latency
|
2012-01-17 04:37:05 +01:00
|
|
|
system.cpu.l2cache.demand_avg_miss_latency 34224.194442 # average overall miss latency
|
|
|
|
system.cpu.l2cache.overall_avg_miss_latency 34224.194442 # average overall miss latency
|
2011-01-18 23:30:06 +01:00
|
|
|
system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
|
|
|
|
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
|
2011-05-23 17:59:13 +02:00
|
|
|
system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
|
|
|
|
system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
|
|
|
|
system.cpu.l2cache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked
|
|
|
|
system.cpu.l2cache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
|
|
|
|
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
|
2011-01-18 23:30:06 +01:00
|
|
|
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
|
2011-12-01 09:15:23 +01:00
|
|
|
system.cpu.l2cache.writebacks 171253 # number of writebacks
|
|
|
|
system.cpu.l2cache.ReadReq_mshr_hits 19 # number of ReadReq MSHR hits
|
|
|
|
system.cpu.l2cache.demand_mshr_hits 19 # number of demand (read+write) MSHR hits
|
|
|
|
system.cpu.l2cache.overall_mshr_hits 19 # number of overall MSHR hits
|
|
|
|
system.cpu.l2cache.ReadReq_mshr_misses 130037 # number of ReadReq MSHR misses
|
|
|
|
system.cpu.l2cache.UpgradeReq_mshr_misses 33 # number of UpgradeReq MSHR misses
|
|
|
|
system.cpu.l2cache.ReadExReq_mshr_misses 108226 # number of ReadExReq MSHR misses
|
|
|
|
system.cpu.l2cache.demand_mshr_misses 238263 # number of demand (read+write) MSHR misses
|
|
|
|
system.cpu.l2cache.overall_mshr_misses 238263 # number of overall MSHR misses
|
2011-01-18 23:30:06 +01:00
|
|
|
system.cpu.l2cache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
|
2012-01-17 04:37:05 +01:00
|
|
|
system.cpu.l2cache.ReadReq_mshr_miss_latency 4037689500 # number of ReadReq MSHR miss cycles
|
2011-12-01 09:15:23 +01:00
|
|
|
system.cpu.l2cache.UpgradeReq_mshr_miss_latency 1023000 # number of UpgradeReq MSHR miss cycles
|
|
|
|
system.cpu.l2cache.ReadExReq_mshr_miss_latency 3355622000 # number of ReadExReq MSHR miss cycles
|
2012-01-17 04:37:05 +01:00
|
|
|
system.cpu.l2cache.demand_mshr_miss_latency 7393311500 # number of demand (read+write) MSHR miss cycles
|
|
|
|
system.cpu.l2cache.overall_mshr_miss_latency 7393311500 # number of overall MSHR miss cycles
|
2011-05-23 17:59:13 +02:00
|
|
|
system.cpu.l2cache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
|
2011-12-01 09:15:23 +01:00
|
|
|
system.cpu.l2cache.ReadReq_mshr_miss_rate 0.146044 # mshr miss rate for ReadReq accesses
|
|
|
|
system.cpu.l2cache.UpgradeReq_mshr_miss_rate 0.221477 # mshr miss rate for UpgradeReq accesses
|
|
|
|
system.cpu.l2cache.ReadExReq_mshr_miss_rate 0.317627 # mshr miss rate for ReadExReq accesses
|
|
|
|
system.cpu.l2cache.demand_mshr_miss_rate 0.193532 # mshr miss rate for demand accesses
|
|
|
|
system.cpu.l2cache.overall_mshr_miss_rate 0.193532 # mshr miss rate for overall accesses
|
2012-01-17 04:37:05 +01:00
|
|
|
system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 31050.312603 # average ReadReq mshr miss latency
|
2011-08-19 22:08:08 +02:00
|
|
|
system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency 31000 # average UpgradeReq mshr miss latency
|
2011-12-01 09:15:23 +01:00
|
|
|
system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency 31005.691793 # average ReadExReq mshr miss latency
|
2012-01-17 04:37:05 +01:00
|
|
|
system.cpu.l2cache.demand_avg_mshr_miss_latency 31030.044531 # average overall mshr miss latency
|
|
|
|
system.cpu.l2cache.overall_avg_mshr_miss_latency 31030.044531 # average overall mshr miss latency
|
2011-05-23 17:59:13 +02:00
|
|
|
system.cpu.l2cache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
|
|
|
|
system.cpu.l2cache.mshr_cap_events 0 # number of times MSHR cap was activated
|
2011-01-18 23:30:06 +01:00
|
|
|
system.cpu.l2cache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
|
2011-05-23 17:59:13 +02:00
|
|
|
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
|
2011-01-18 23:30:06 +01:00
|
|
|
|
|
|
|
---------- End Simulation Statistics ----------
|