2007-04-09 09:59:56 +02:00
|
|
|
|
|
|
|
---------- Begin Simulation Statistics ----------
|
2011-01-18 23:30:06 +01:00
|
|
|
host_inst_rate 91156 # Simulator instruction rate (inst/s)
|
|
|
|
host_mem_usage 203828 # Number of bytes of host memory used
|
|
|
|
host_seconds 0.16 # Real time elapsed on the host
|
|
|
|
host_tick_rate 117504787 # Simulator tick rate (ticks/s)
|
2007-04-09 09:59:56 +02:00
|
|
|
sim_freq 1000000000000 # Frequency of simulated ticks
|
2008-07-25 01:31:54 +02:00
|
|
|
sim_insts 14449 # Number of instructions simulated
|
2010-10-31 08:07:48 +01:00
|
|
|
sim_seconds 0.000019 # Number of seconds simulated
|
2011-01-16 00:30:34 +01:00
|
|
|
sim_ticks 18656000 # Number of ticks simulated
|
2009-03-07 23:30:55 +01:00
|
|
|
system.cpu.BPredUnit.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
|
2011-01-16 00:30:34 +01:00
|
|
|
system.cpu.BPredUnit.BTBHits 2698 # Number of BTB hits
|
|
|
|
system.cpu.BPredUnit.BTBLookups 5085 # Number of BTB lookups
|
2009-03-07 23:30:55 +01:00
|
|
|
system.cpu.BPredUnit.RASInCorrect 0 # Number of incorrect RAS predictions.
|
2011-01-16 00:30:34 +01:00
|
|
|
system.cpu.BPredUnit.condIncorrect 714 # Number of conditional branches incorrect
|
|
|
|
system.cpu.BPredUnit.condPredicted 5172 # Number of conditional branches predicted
|
|
|
|
system.cpu.BPredUnit.lookups 5172 # Number of BP lookups
|
2009-03-07 23:30:55 +01:00
|
|
|
system.cpu.BPredUnit.usedRAS 0 # Number of times the RAS was used to get a target.
|
2008-07-25 01:31:54 +02:00
|
|
|
system.cpu.commit.COM:branches 3359 # Number of branches committed
|
2010-10-31 08:07:48 +01:00
|
|
|
system.cpu.commit.COM:bw_lim_events 84 # number cycles where commit BW limit reached
|
2007-04-09 09:59:56 +02:00
|
|
|
system.cpu.commit.COM:bw_limited 0 # number of insts not committed due to BW limits
|
2011-01-16 00:30:34 +01:00
|
|
|
system.cpu.commit.COM:committed_per_cycle::samples 27579 # Number of insts commited each cycle
|
|
|
|
system.cpu.commit.COM:committed_per_cycle::mean 0.550237 # Number of insts commited each cycle
|
|
|
|
system.cpu.commit.COM:committed_per_cycle::stdev 1.187070 # Number of insts commited each cycle
|
2009-07-07 00:49:48 +02:00
|
|
|
system.cpu.commit.COM:committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
|
2011-01-16 00:30:34 +01:00
|
|
|
system.cpu.commit.COM:committed_per_cycle::0 19793 71.77% 71.77% # Number of insts commited each cycle
|
|
|
|
system.cpu.commit.COM:committed_per_cycle::1 4521 16.39% 88.16% # Number of insts commited each cycle
|
|
|
|
system.cpu.commit.COM:committed_per_cycle::2 1461 5.30% 93.46% # Number of insts commited each cycle
|
|
|
|
system.cpu.commit.COM:committed_per_cycle::3 765 2.77% 96.23% # Number of insts commited each cycle
|
|
|
|
system.cpu.commit.COM:committed_per_cycle::4 373 1.35% 97.59% # Number of insts commited each cycle
|
|
|
|
system.cpu.commit.COM:committed_per_cycle::5 256 0.93% 98.51% # Number of insts commited each cycle
|
|
|
|
system.cpu.commit.COM:committed_per_cycle::6 289 1.05% 99.56% # Number of insts commited each cycle
|
2010-12-08 01:19:57 +01:00
|
|
|
system.cpu.commit.COM:committed_per_cycle::7 37 0.13% 99.70% # Number of insts commited each cycle
|
|
|
|
system.cpu.commit.COM:committed_per_cycle::8 84 0.30% 100.00% # Number of insts commited each cycle
|
2009-07-07 00:49:48 +02:00
|
|
|
system.cpu.commit.COM:committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
|
|
|
|
system.cpu.commit.COM:committed_per_cycle::min_value 0 # Number of insts commited each cycle
|
|
|
|
system.cpu.commit.COM:committed_per_cycle::max_value 8 # Number of insts commited each cycle
|
2011-01-16 00:30:34 +01:00
|
|
|
system.cpu.commit.COM:committed_per_cycle::total 27579 # Number of insts commited each cycle
|
2008-07-25 01:31:54 +02:00
|
|
|
system.cpu.commit.COM:count 15175 # Number of instructions committed
|
|
|
|
system.cpu.commit.COM:loads 2226 # Number of loads committed
|
2007-04-09 09:59:56 +02:00
|
|
|
system.cpu.commit.COM:membars 0 # Number of memory barriers committed
|
2008-07-25 01:31:54 +02:00
|
|
|
system.cpu.commit.COM:refs 3674 # Number of memory references committed
|
2007-04-09 09:59:56 +02:00
|
|
|
system.cpu.commit.COM:swp_count 0 # Number of s/w prefetches committed
|
2011-01-16 00:30:34 +01:00
|
|
|
system.cpu.commit.branchMispredicts 714 # The number of times a branch was mispredicted
|
2008-07-25 01:31:54 +02:00
|
|
|
system.cpu.commit.commitCommittedInsts 15175 # The number of committed instructions
|
|
|
|
system.cpu.commit.commitNonSpecStalls 475 # The number of times commit has been forced to stall to communicate backwards
|
2011-01-16 00:30:34 +01:00
|
|
|
system.cpu.commit.commitSquashedInsts 5133 # The number of squashed insts skipped by commit
|
2008-07-25 01:31:54 +02:00
|
|
|
system.cpu.committedInsts 14449 # Number of Instructions Simulated
|
|
|
|
system.cpu.committedInsts_total 14449 # Number of Instructions Simulated
|
2011-01-16 00:30:34 +01:00
|
|
|
system.cpu.cpi 2.582393 # CPI: Cycles Per Instruction
|
|
|
|
system.cpu.cpi_total 2.582393 # CPI: Total CPI of All Threads
|
|
|
|
system.cpu.dcache.ReadReq_accesses 2777 # number of ReadReq accesses(hits+misses)
|
2010-12-08 01:19:57 +01:00
|
|
|
system.cpu.dcache.ReadReq_avg_miss_latency 33620.967742 # average ReadReq miss latency
|
|
|
|
system.cpu.dcache.ReadReq_avg_mshr_miss_latency 35563.492063 # average ReadReq mshr miss latency
|
2011-01-16 00:30:34 +01:00
|
|
|
system.cpu.dcache.ReadReq_hits 2653 # number of ReadReq hits
|
2010-12-08 01:19:57 +01:00
|
|
|
system.cpu.dcache.ReadReq_miss_latency 4169000 # number of ReadReq miss cycles
|
2011-01-16 00:30:34 +01:00
|
|
|
system.cpu.dcache.ReadReq_miss_rate 0.044653 # miss rate for ReadReq accesses
|
2010-10-31 08:07:48 +01:00
|
|
|
system.cpu.dcache.ReadReq_misses 124 # number of ReadReq misses
|
|
|
|
system.cpu.dcache.ReadReq_mshr_hits 61 # number of ReadReq MSHR hits
|
2010-12-08 01:19:57 +01:00
|
|
|
system.cpu.dcache.ReadReq_mshr_miss_latency 2240500 # number of ReadReq MSHR miss cycles
|
2011-01-16 00:30:34 +01:00
|
|
|
system.cpu.dcache.ReadReq_mshr_miss_rate 0.022686 # mshr miss rate for ReadReq accesses
|
2010-10-31 08:07:48 +01:00
|
|
|
system.cpu.dcache.ReadReq_mshr_misses 63 # number of ReadReq MSHR misses
|
2007-04-09 09:59:56 +02:00
|
|
|
system.cpu.dcache.SwapReq_accesses 6 # number of SwapReq accesses(hits+misses)
|
|
|
|
system.cpu.dcache.SwapReq_hits 6 # number of SwapReq hits
|
2008-07-25 01:31:54 +02:00
|
|
|
system.cpu.dcache.WriteReq_accesses 1442 # number of WriteReq accesses(hits+misses)
|
2010-12-08 01:19:57 +01:00
|
|
|
system.cpu.dcache.WriteReq_avg_miss_latency 35892.156863 # average WriteReq miss latency
|
|
|
|
system.cpu.dcache.WriteReq_avg_mshr_miss_latency 35843.373494 # average WriteReq mshr miss latency
|
2010-09-09 20:40:19 +02:00
|
|
|
system.cpu.dcache.WriteReq_hits 1034 # number of WriteReq hits
|
2010-12-08 01:19:57 +01:00
|
|
|
system.cpu.dcache.WriteReq_miss_latency 14644000 # number of WriteReq miss cycles
|
2010-09-09 20:40:19 +02:00
|
|
|
system.cpu.dcache.WriteReq_miss_rate 0.282940 # miss rate for WriteReq accesses
|
|
|
|
system.cpu.dcache.WriteReq_misses 408 # number of WriteReq misses
|
|
|
|
system.cpu.dcache.WriteReq_mshr_hits 325 # number of WriteReq MSHR hits
|
2010-12-08 01:19:57 +01:00
|
|
|
system.cpu.dcache.WriteReq_mshr_miss_latency 2975000 # number of WriteReq MSHR miss cycles
|
2010-09-09 20:40:19 +02:00
|
|
|
system.cpu.dcache.WriteReq_mshr_miss_rate 0.057559 # mshr miss rate for WriteReq accesses
|
|
|
|
system.cpu.dcache.WriteReq_mshr_misses 83 # number of WriteReq MSHR misses
|
2009-04-22 19:25:17 +02:00
|
|
|
system.cpu.dcache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked
|
|
|
|
system.cpu.dcache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
|
2011-01-16 00:30:34 +01:00
|
|
|
system.cpu.dcache.avg_refs 25.294521 # Average number of references to valid blocks.
|
2009-04-22 19:25:17 +02:00
|
|
|
system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked
|
|
|
|
system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked
|
|
|
|
system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
|
|
|
|
system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
|
2007-04-09 09:59:56 +02:00
|
|
|
system.cpu.dcache.cache_copies 0 # number of cache copies performed
|
2011-01-16 00:30:34 +01:00
|
|
|
system.cpu.dcache.demand_accesses 4219 # number of demand (read+write) accesses
|
2010-12-08 01:19:57 +01:00
|
|
|
system.cpu.dcache.demand_avg_miss_latency 35362.781955 # average overall miss latency
|
|
|
|
system.cpu.dcache.demand_avg_mshr_miss_latency 35722.602740 # average overall mshr miss latency
|
2011-01-16 00:30:34 +01:00
|
|
|
system.cpu.dcache.demand_hits 3687 # number of demand (read+write) hits
|
2010-12-08 01:19:57 +01:00
|
|
|
system.cpu.dcache.demand_miss_latency 18813000 # number of demand (read+write) miss cycles
|
2011-01-16 00:30:34 +01:00
|
|
|
system.cpu.dcache.demand_miss_rate 0.126096 # miss rate for demand accesses
|
2010-10-31 08:07:48 +01:00
|
|
|
system.cpu.dcache.demand_misses 532 # number of demand (read+write) misses
|
|
|
|
system.cpu.dcache.demand_mshr_hits 386 # number of demand (read+write) MSHR hits
|
2010-12-08 01:19:57 +01:00
|
|
|
system.cpu.dcache.demand_mshr_miss_latency 5215500 # number of demand (read+write) MSHR miss cycles
|
2011-01-16 00:30:34 +01:00
|
|
|
system.cpu.dcache.demand_mshr_miss_rate 0.034605 # mshr miss rate for demand accesses
|
2010-10-31 08:07:48 +01:00
|
|
|
system.cpu.dcache.demand_mshr_misses 146 # number of demand (read+write) MSHR misses
|
2007-04-09 09:59:56 +02:00
|
|
|
system.cpu.dcache.fast_writes 0 # number of fast writes performed
|
|
|
|
system.cpu.dcache.mshr_cap_events 0 # number of times MSHR cap was activated
|
|
|
|
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
|
2011-01-16 00:30:34 +01:00
|
|
|
system.cpu.dcache.occ_%::0 0.024937 # Average percentage of cache occupancy
|
|
|
|
system.cpu.dcache.occ_blocks::0 102.143173 # Average occupied blocks per context
|
|
|
|
system.cpu.dcache.overall_accesses 4219 # number of overall (read+write) accesses
|
2010-12-08 01:19:57 +01:00
|
|
|
system.cpu.dcache.overall_avg_miss_latency 35362.781955 # average overall miss latency
|
|
|
|
system.cpu.dcache.overall_avg_mshr_miss_latency 35722.602740 # average overall mshr miss latency
|
2009-04-22 19:25:17 +02:00
|
|
|
system.cpu.dcache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
|
2011-01-16 00:30:34 +01:00
|
|
|
system.cpu.dcache.overall_hits 3687 # number of overall hits
|
2010-12-08 01:19:57 +01:00
|
|
|
system.cpu.dcache.overall_miss_latency 18813000 # number of overall miss cycles
|
2011-01-16 00:30:34 +01:00
|
|
|
system.cpu.dcache.overall_miss_rate 0.126096 # miss rate for overall accesses
|
2010-10-31 08:07:48 +01:00
|
|
|
system.cpu.dcache.overall_misses 532 # number of overall misses
|
|
|
|
system.cpu.dcache.overall_mshr_hits 386 # number of overall MSHR hits
|
2010-12-08 01:19:57 +01:00
|
|
|
system.cpu.dcache.overall_mshr_miss_latency 5215500 # number of overall MSHR miss cycles
|
2011-01-16 00:30:34 +01:00
|
|
|
system.cpu.dcache.overall_mshr_miss_rate 0.034605 # mshr miss rate for overall accesses
|
2010-10-31 08:07:48 +01:00
|
|
|
system.cpu.dcache.overall_mshr_misses 146 # number of overall MSHR misses
|
2007-04-09 09:59:56 +02:00
|
|
|
system.cpu.dcache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
|
|
|
|
system.cpu.dcache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
|
|
|
|
system.cpu.dcache.replacements 0 # number of replacements
|
2010-10-31 08:07:48 +01:00
|
|
|
system.cpu.dcache.sampled_refs 146 # Sample count of references to valid blocks.
|
2007-04-09 09:59:56 +02:00
|
|
|
system.cpu.dcache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
|
2011-01-16 00:30:34 +01:00
|
|
|
system.cpu.dcache.tagsinuse 102.143173 # Cycle average of tags in use
|
|
|
|
system.cpu.dcache.total_refs 3693 # Total number of references to valid blocks.
|
2007-04-09 09:59:56 +02:00
|
|
|
system.cpu.dcache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
|
|
|
|
system.cpu.dcache.writebacks 0 # number of writebacks
|
2011-01-16 00:30:34 +01:00
|
|
|
system.cpu.decode.DECODE:BlockedCycles 7077 # Number of cycles decode is blocked
|
|
|
|
system.cpu.decode.DECODE:DecodedInsts 23586 # Number of instructions handled by decode
|
|
|
|
system.cpu.decode.DECODE:IdleCycles 13112 # Number of cycles decode is idle
|
|
|
|
system.cpu.decode.DECODE:RunCycles 7266 # Number of cycles decode is running
|
|
|
|
system.cpu.decode.DECODE:SquashCycles 1178 # Number of cycles decode is squashing
|
2010-10-31 08:07:48 +01:00
|
|
|
system.cpu.decode.DECODE:UnblockCycles 107 # Number of cycles decode is unblocking
|
2011-01-16 00:30:34 +01:00
|
|
|
system.cpu.fetch.Branches 5172 # Number of branches that fetch encountered
|
|
|
|
system.cpu.fetch.CacheLines 4077 # Number of cache lines fetched
|
2011-01-18 23:30:06 +01:00
|
|
|
system.cpu.fetch.Cycles 7506 # Number of cycles fetch has run and was not squashing or blocked
|
2010-12-08 01:19:57 +01:00
|
|
|
system.cpu.fetch.IcacheSquashes 385 # Number of outstanding Icache misses that were squashed
|
2011-01-16 00:30:34 +01:00
|
|
|
system.cpu.fetch.Insts 23982 # Number of instructions fetch has processed
|
2011-01-18 23:30:06 +01:00
|
|
|
system.cpu.fetch.MiscStallCycles 28 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
|
2011-01-16 00:30:34 +01:00
|
|
|
system.cpu.fetch.SquashCycles 826 # Number of cycles fetch has spent squashing
|
|
|
|
system.cpu.fetch.branchRate 0.138611 # Number of branch fetches per cycle
|
|
|
|
system.cpu.fetch.icacheStallCycles 4077 # Number of cycles fetch is stalled on an Icache miss
|
|
|
|
system.cpu.fetch.predictedBranches 2698 # Number of branches that fetch has predicted taken
|
|
|
|
system.cpu.fetch.rate 0.642725 # Number of inst fetches per cycle
|
|
|
|
system.cpu.fetch.rateDist::samples 28740 # Number of instructions fetched each cycle (Total)
|
|
|
|
system.cpu.fetch.rateDist::mean 0.834447 # Number of instructions fetched each cycle (Total)
|
|
|
|
system.cpu.fetch.rateDist::stdev 1.949360 # Number of instructions fetched each cycle (Total)
|
2009-07-07 00:49:48 +02:00
|
|
|
system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
|
2011-01-16 00:30:34 +01:00
|
|
|
system.cpu.fetch.rateDist::0 21234 73.88% 73.88% # Number of instructions fetched each cycle (Total)
|
|
|
|
system.cpu.fetch.rateDist::1 3581 12.46% 86.34% # Number of instructions fetched each cycle (Total)
|
|
|
|
system.cpu.fetch.rateDist::2 587 2.04% 88.39% # Number of instructions fetched each cycle (Total)
|
|
|
|
system.cpu.fetch.rateDist::3 509 1.77% 90.16% # Number of instructions fetched each cycle (Total)
|
|
|
|
system.cpu.fetch.rateDist::4 664 2.31% 92.47% # Number of instructions fetched each cycle (Total)
|
|
|
|
system.cpu.fetch.rateDist::5 529 1.84% 94.31% # Number of instructions fetched each cycle (Total)
|
|
|
|
system.cpu.fetch.rateDist::6 246 0.86% 95.16% # Number of instructions fetched each cycle (Total)
|
|
|
|
system.cpu.fetch.rateDist::7 197 0.69% 95.85% # Number of instructions fetched each cycle (Total)
|
|
|
|
system.cpu.fetch.rateDist::8 1193 4.15% 100.00% # Number of instructions fetched each cycle (Total)
|
2009-07-07 00:49:48 +02:00
|
|
|
system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
|
|
|
|
system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
|
|
|
|
system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
|
2011-01-16 00:30:34 +01:00
|
|
|
system.cpu.fetch.rateDist::total 28740 # Number of instructions fetched each cycle (Total)
|
|
|
|
system.cpu.icache.ReadReq_accesses 4077 # number of ReadReq accesses(hits+misses)
|
|
|
|
system.cpu.icache.ReadReq_avg_miss_latency 34819.301848 # average ReadReq miss latency
|
|
|
|
system.cpu.icache.ReadReq_avg_mshr_miss_latency 34975.988701 # average ReadReq mshr miss latency
|
|
|
|
system.cpu.icache.ReadReq_hits 3590 # number of ReadReq hits
|
|
|
|
system.cpu.icache.ReadReq_miss_latency 16957000 # number of ReadReq miss cycles
|
|
|
|
system.cpu.icache.ReadReq_miss_rate 0.119451 # miss rate for ReadReq accesses
|
|
|
|
system.cpu.icache.ReadReq_misses 487 # number of ReadReq misses
|
2010-12-08 01:19:57 +01:00
|
|
|
system.cpu.icache.ReadReq_mshr_hits 133 # number of ReadReq MSHR hits
|
2011-01-16 00:30:34 +01:00
|
|
|
system.cpu.icache.ReadReq_mshr_miss_latency 12381500 # number of ReadReq MSHR miss cycles
|
|
|
|
system.cpu.icache.ReadReq_mshr_miss_rate 0.086829 # mshr miss rate for ReadReq accesses
|
|
|
|
system.cpu.icache.ReadReq_mshr_misses 354 # number of ReadReq MSHR misses
|
2009-04-22 19:25:17 +02:00
|
|
|
system.cpu.icache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked
|
|
|
|
system.cpu.icache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
|
2011-01-16 00:30:34 +01:00
|
|
|
system.cpu.icache.avg_refs 10.141243 # Average number of references to valid blocks.
|
2009-04-22 19:25:17 +02:00
|
|
|
system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
|
|
|
|
system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
|
|
|
|
system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
|
|
|
|
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
|
2007-04-09 09:59:56 +02:00
|
|
|
system.cpu.icache.cache_copies 0 # number of cache copies performed
|
2011-01-16 00:30:34 +01:00
|
|
|
system.cpu.icache.demand_accesses 4077 # number of demand (read+write) accesses
|
|
|
|
system.cpu.icache.demand_avg_miss_latency 34819.301848 # average overall miss latency
|
|
|
|
system.cpu.icache.demand_avg_mshr_miss_latency 34975.988701 # average overall mshr miss latency
|
|
|
|
system.cpu.icache.demand_hits 3590 # number of demand (read+write) hits
|
|
|
|
system.cpu.icache.demand_miss_latency 16957000 # number of demand (read+write) miss cycles
|
|
|
|
system.cpu.icache.demand_miss_rate 0.119451 # miss rate for demand accesses
|
|
|
|
system.cpu.icache.demand_misses 487 # number of demand (read+write) misses
|
2010-12-08 01:19:57 +01:00
|
|
|
system.cpu.icache.demand_mshr_hits 133 # number of demand (read+write) MSHR hits
|
2011-01-16 00:30:34 +01:00
|
|
|
system.cpu.icache.demand_mshr_miss_latency 12381500 # number of demand (read+write) MSHR miss cycles
|
|
|
|
system.cpu.icache.demand_mshr_miss_rate 0.086829 # mshr miss rate for demand accesses
|
|
|
|
system.cpu.icache.demand_mshr_misses 354 # number of demand (read+write) MSHR misses
|
2007-04-09 09:59:56 +02:00
|
|
|
system.cpu.icache.fast_writes 0 # number of fast writes performed
|
|
|
|
system.cpu.icache.mshr_cap_events 0 # number of times MSHR cap was activated
|
|
|
|
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
|
2011-01-16 00:30:34 +01:00
|
|
|
system.cpu.icache.occ_%::0 0.099779 # Average percentage of cache occupancy
|
|
|
|
system.cpu.icache.occ_blocks::0 204.347725 # Average occupied blocks per context
|
|
|
|
system.cpu.icache.overall_accesses 4077 # number of overall (read+write) accesses
|
|
|
|
system.cpu.icache.overall_avg_miss_latency 34819.301848 # average overall miss latency
|
|
|
|
system.cpu.icache.overall_avg_mshr_miss_latency 34975.988701 # average overall mshr miss latency
|
2009-04-22 19:25:17 +02:00
|
|
|
system.cpu.icache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
|
2011-01-16 00:30:34 +01:00
|
|
|
system.cpu.icache.overall_hits 3590 # number of overall hits
|
|
|
|
system.cpu.icache.overall_miss_latency 16957000 # number of overall miss cycles
|
|
|
|
system.cpu.icache.overall_miss_rate 0.119451 # miss rate for overall accesses
|
|
|
|
system.cpu.icache.overall_misses 487 # number of overall misses
|
2010-12-08 01:19:57 +01:00
|
|
|
system.cpu.icache.overall_mshr_hits 133 # number of overall MSHR hits
|
2011-01-16 00:30:34 +01:00
|
|
|
system.cpu.icache.overall_mshr_miss_latency 12381500 # number of overall MSHR miss cycles
|
|
|
|
system.cpu.icache.overall_mshr_miss_rate 0.086829 # mshr miss rate for overall accesses
|
|
|
|
system.cpu.icache.overall_mshr_misses 354 # number of overall MSHR misses
|
2007-04-09 09:59:56 +02:00
|
|
|
system.cpu.icache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
|
|
|
|
system.cpu.icache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
|
|
|
|
system.cpu.icache.replacements 1 # number of replacements
|
2010-10-31 08:07:48 +01:00
|
|
|
system.cpu.icache.sampled_refs 354 # Sample count of references to valid blocks.
|
2007-04-09 09:59:56 +02:00
|
|
|
system.cpu.icache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
|
2011-01-16 00:30:34 +01:00
|
|
|
system.cpu.icache.tagsinuse 204.347725 # Cycle average of tags in use
|
|
|
|
system.cpu.icache.total_refs 3590 # Total number of references to valid blocks.
|
2007-04-09 09:59:56 +02:00
|
|
|
system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
|
|
|
|
system.cpu.icache.writebacks 0 # number of writebacks
|
2011-01-16 00:30:34 +01:00
|
|
|
system.cpu.idleCycles 8573 # Total number of cycles that the CPU has spent unscheduled due to idling
|
|
|
|
system.cpu.iew.EXEC:branches 3856 # Number of branches executed
|
|
|
|
system.cpu.iew.EXEC:nop 1087 # number of nop insts executed
|
|
|
|
system.cpu.iew.EXEC:rate 0.470989 # Inst execution rate
|
|
|
|
system.cpu.iew.EXEC:refs 4619 # number of memory reference insts executed
|
|
|
|
system.cpu.iew.EXEC:stores 1763 # Number of stores executed
|
2007-04-09 09:59:56 +02:00
|
|
|
system.cpu.iew.EXEC:swp 0 # number of swp insts executed
|
2011-01-16 00:30:34 +01:00
|
|
|
system.cpu.iew.WB:consumers 9338 # num instructions consuming a value
|
|
|
|
system.cpu.iew.WB:count 17128 # cumulative count of insts written-back
|
|
|
|
system.cpu.iew.WB:fanout 0.855858 # average fanout of values written-back
|
2007-04-09 09:59:56 +02:00
|
|
|
system.cpu.iew.WB:penalized 0 # number of instrctions required to write to 'other' IQ
|
|
|
|
system.cpu.iew.WB:penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
|
2011-01-16 00:30:34 +01:00
|
|
|
system.cpu.iew.WB:producers 7992 # num instructions producing a value
|
|
|
|
system.cpu.iew.WB:rate 0.459036 # insts written-back per cycle
|
|
|
|
system.cpu.iew.WB:sent 17304 # cumulative count of insts sent to commit
|
|
|
|
system.cpu.iew.branchMispredicts 800 # Number of branch mispredicts detected at execute
|
2010-10-31 08:07:48 +01:00
|
|
|
system.cpu.iew.iewBlockCycles 147 # Number of cycles IEW is blocking
|
2011-01-16 00:30:34 +01:00
|
|
|
system.cpu.iew.iewDispLoadInsts 3058 # Number of dispatched load instructions
|
|
|
|
system.cpu.iew.iewDispNonSpecInsts 566 # Number of dispatched non-speculative instructions
|
|
|
|
system.cpu.iew.iewDispSquashedInsts 420 # Number of squashed instructions skipped by dispatch
|
|
|
|
system.cpu.iew.iewDispStoreInsts 1925 # Number of dispatched store instructions
|
|
|
|
system.cpu.iew.iewDispatchedInsts 20324 # Number of instructions dispatched to IQ
|
|
|
|
system.cpu.iew.iewExecLoadInsts 2856 # Number of load instructions executed
|
|
|
|
system.cpu.iew.iewExecSquashedInsts 465 # Number of squashed instructions skipped in execute
|
|
|
|
system.cpu.iew.iewExecutedInsts 17574 # Number of executed instructions
|
2010-10-31 08:07:48 +01:00
|
|
|
system.cpu.iew.iewIQFullEvents 3 # Number of times the IQ has become full, causing a stall
|
2007-04-09 09:59:56 +02:00
|
|
|
system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
|
|
|
|
system.cpu.iew.iewLSQFullEvents 0 # Number of times the LSQ has become full, causing a stall
|
2011-01-16 00:30:34 +01:00
|
|
|
system.cpu.iew.iewSquashCycles 1178 # Number of cycles IEW is squashing
|
2010-10-31 08:07:48 +01:00
|
|
|
system.cpu.iew.iewUnblockCycles 11 # Number of cycles IEW is unblocking
|
2007-04-09 09:59:56 +02:00
|
|
|
system.cpu.iew.lsq.thread.0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
|
|
|
|
system.cpu.iew.lsq.thread.0.cacheBlocked 0 # Number of times an access to memory failed due to the cache being blocked
|
2010-10-31 08:07:48 +01:00
|
|
|
system.cpu.iew.lsq.thread.0.forwLoads 31 # Number of loads that had data forwarded from stores
|
|
|
|
system.cpu.iew.lsq.thread.0.ignoredResponses 4 # Number of memory responses ignored because the instruction is squashed
|
2007-04-09 09:59:56 +02:00
|
|
|
system.cpu.iew.lsq.thread.0.invAddrLoads 0 # Number of loads ignored due to an invalid address
|
|
|
|
system.cpu.iew.lsq.thread.0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
|
2010-10-31 08:07:48 +01:00
|
|
|
system.cpu.iew.lsq.thread.0.memOrderViolation 54 # Number of memory ordering violations
|
2007-08-14 06:16:08 +02:00
|
|
|
system.cpu.iew.lsq.thread.0.rescheduledLoads 1 # Number of loads that were rescheduled
|
2011-01-16 00:30:34 +01:00
|
|
|
system.cpu.iew.lsq.thread.0.squashedLoads 832 # Number of loads squashed
|
|
|
|
system.cpu.iew.lsq.thread.0.squashedStores 477 # Number of stores squashed
|
2010-10-31 08:07:48 +01:00
|
|
|
system.cpu.iew.memOrderViolationEvents 54 # Number of memory order violations
|
2011-01-16 00:30:34 +01:00
|
|
|
system.cpu.iew.predictedNotTakenIncorrect 560 # Number of branches that were predicted not taken incorrectly
|
|
|
|
system.cpu.iew.predictedTakenIncorrect 240 # Number of branches that were predicted taken incorrectly
|
|
|
|
system.cpu.ipc 0.387238 # IPC: Instructions Per Cycle
|
|
|
|
system.cpu.ipc_total 0.387238 # IPC: Total IPC of All Threads
|
2009-07-07 00:49:48 +02:00
|
|
|
system.cpu.iq.ISSUE:FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued
|
2011-01-16 00:30:34 +01:00
|
|
|
system.cpu.iq.ISSUE:FU_type_0::IntAlu 13302 73.74% 73.74% # Type of FU issued
|
|
|
|
system.cpu.iq.ISSUE:FU_type_0::IntMult 0 0.00% 73.74% # Type of FU issued
|
|
|
|
system.cpu.iq.ISSUE:FU_type_0::IntDiv 0 0.00% 73.74% # Type of FU issued
|
|
|
|
system.cpu.iq.ISSUE:FU_type_0::FloatAdd 0 0.00% 73.74% # Type of FU issued
|
|
|
|
system.cpu.iq.ISSUE:FU_type_0::FloatCmp 0 0.00% 73.74% # Type of FU issued
|
|
|
|
system.cpu.iq.ISSUE:FU_type_0::FloatCvt 0 0.00% 73.74% # Type of FU issued
|
|
|
|
system.cpu.iq.ISSUE:FU_type_0::FloatMult 0 0.00% 73.74% # Type of FU issued
|
|
|
|
system.cpu.iq.ISSUE:FU_type_0::FloatDiv 0 0.00% 73.74% # Type of FU issued
|
|
|
|
system.cpu.iq.ISSUE:FU_type_0::FloatSqrt 0 0.00% 73.74% # Type of FU issued
|
|
|
|
system.cpu.iq.ISSUE:FU_type_0::SimdAdd 0 0.00% 73.74% # Type of FU issued
|
|
|
|
system.cpu.iq.ISSUE:FU_type_0::SimdAddAcc 0 0.00% 73.74% # Type of FU issued
|
|
|
|
system.cpu.iq.ISSUE:FU_type_0::SimdAlu 0 0.00% 73.74% # Type of FU issued
|
|
|
|
system.cpu.iq.ISSUE:FU_type_0::SimdCmp 0 0.00% 73.74% # Type of FU issued
|
|
|
|
system.cpu.iq.ISSUE:FU_type_0::SimdCvt 0 0.00% 73.74% # Type of FU issued
|
|
|
|
system.cpu.iq.ISSUE:FU_type_0::SimdMisc 0 0.00% 73.74% # Type of FU issued
|
|
|
|
system.cpu.iq.ISSUE:FU_type_0::SimdMult 0 0.00% 73.74% # Type of FU issued
|
|
|
|
system.cpu.iq.ISSUE:FU_type_0::SimdMultAcc 0 0.00% 73.74% # Type of FU issued
|
|
|
|
system.cpu.iq.ISSUE:FU_type_0::SimdShift 0 0.00% 73.74% # Type of FU issued
|
|
|
|
system.cpu.iq.ISSUE:FU_type_0::SimdShiftAcc 0 0.00% 73.74% # Type of FU issued
|
|
|
|
system.cpu.iq.ISSUE:FU_type_0::SimdSqrt 0 0.00% 73.74% # Type of FU issued
|
|
|
|
system.cpu.iq.ISSUE:FU_type_0::SimdFloatAdd 0 0.00% 73.74% # Type of FU issued
|
|
|
|
system.cpu.iq.ISSUE:FU_type_0::SimdFloatAlu 0 0.00% 73.74% # Type of FU issued
|
|
|
|
system.cpu.iq.ISSUE:FU_type_0::SimdFloatCmp 0 0.00% 73.74% # Type of FU issued
|
|
|
|
system.cpu.iq.ISSUE:FU_type_0::SimdFloatCvt 0 0.00% 73.74% # Type of FU issued
|
|
|
|
system.cpu.iq.ISSUE:FU_type_0::SimdFloatDiv 0 0.00% 73.74% # Type of FU issued
|
|
|
|
system.cpu.iq.ISSUE:FU_type_0::SimdFloatMisc 0 0.00% 73.74% # Type of FU issued
|
|
|
|
system.cpu.iq.ISSUE:FU_type_0::SimdFloatMult 0 0.00% 73.74% # Type of FU issued
|
|
|
|
system.cpu.iq.ISSUE:FU_type_0::SimdFloatMultAcc 0 0.00% 73.74% # Type of FU issued
|
|
|
|
system.cpu.iq.ISSUE:FU_type_0::SimdFloatSqrt 0 0.00% 73.74% # Type of FU issued
|
|
|
|
system.cpu.iq.ISSUE:FU_type_0::MemRead 2921 16.19% 89.93% # Type of FU issued
|
|
|
|
system.cpu.iq.ISSUE:FU_type_0::MemWrite 1816 10.07% 100.00% # Type of FU issued
|
2009-07-07 00:49:48 +02:00
|
|
|
system.cpu.iq.ISSUE:FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
|
|
|
|
system.cpu.iq.ISSUE:FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
|
2011-01-16 00:30:34 +01:00
|
|
|
system.cpu.iq.ISSUE:FU_type_0::total 18039 # Type of FU issued
|
|
|
|
system.cpu.iq.ISSUE:fu_busy_cnt 125 # FU busy when requested
|
|
|
|
system.cpu.iq.ISSUE:fu_busy_rate 0.006929 # FU busy rate (busy events/executed inst)
|
2009-07-07 00:49:48 +02:00
|
|
|
system.cpu.iq.ISSUE:fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
|
2011-01-16 00:30:34 +01:00
|
|
|
system.cpu.iq.ISSUE:fu_full::IntAlu 28 22.40% 22.40% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.ISSUE:fu_full::IntMult 0 0.00% 22.40% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.ISSUE:fu_full::IntDiv 0 0.00% 22.40% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.ISSUE:fu_full::FloatAdd 0 0.00% 22.40% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.ISSUE:fu_full::FloatCmp 0 0.00% 22.40% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.ISSUE:fu_full::FloatCvt 0 0.00% 22.40% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.ISSUE:fu_full::FloatMult 0 0.00% 22.40% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.ISSUE:fu_full::FloatDiv 0 0.00% 22.40% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.ISSUE:fu_full::FloatSqrt 0 0.00% 22.40% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.ISSUE:fu_full::SimdAdd 0 0.00% 22.40% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.ISSUE:fu_full::SimdAddAcc 0 0.00% 22.40% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.ISSUE:fu_full::SimdAlu 0 0.00% 22.40% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.ISSUE:fu_full::SimdCmp 0 0.00% 22.40% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.ISSUE:fu_full::SimdCvt 0 0.00% 22.40% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.ISSUE:fu_full::SimdMisc 0 0.00% 22.40% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.ISSUE:fu_full::SimdMult 0 0.00% 22.40% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.ISSUE:fu_full::SimdMultAcc 0 0.00% 22.40% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.ISSUE:fu_full::SimdShift 0 0.00% 22.40% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.ISSUE:fu_full::SimdShiftAcc 0 0.00% 22.40% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.ISSUE:fu_full::SimdSqrt 0 0.00% 22.40% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.ISSUE:fu_full::SimdFloatAdd 0 0.00% 22.40% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.ISSUE:fu_full::SimdFloatAlu 0 0.00% 22.40% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.ISSUE:fu_full::SimdFloatCmp 0 0.00% 22.40% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.ISSUE:fu_full::SimdFloatCvt 0 0.00% 22.40% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.ISSUE:fu_full::SimdFloatDiv 0 0.00% 22.40% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.ISSUE:fu_full::SimdFloatMisc 0 0.00% 22.40% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.ISSUE:fu_full::SimdFloatMult 0 0.00% 22.40% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.ISSUE:fu_full::SimdFloatMultAcc 0 0.00% 22.40% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.ISSUE:fu_full::SimdFloatSqrt 0 0.00% 22.40% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.ISSUE:fu_full::MemRead 29 23.20% 45.60% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.ISSUE:fu_full::MemWrite 68 54.40% 100.00% # attempts to use FU when none available
|
2009-07-07 00:49:48 +02:00
|
|
|
system.cpu.iq.ISSUE:fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.ISSUE:fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
|
2011-01-16 00:30:34 +01:00
|
|
|
system.cpu.iq.ISSUE:issued_per_cycle::samples 28740 # Number of insts issued each cycle
|
|
|
|
system.cpu.iq.ISSUE:issued_per_cycle::mean 0.627662 # Number of insts issued each cycle
|
|
|
|
system.cpu.iq.ISSUE:issued_per_cycle::stdev 1.192852 # Number of insts issued each cycle
|
2009-07-07 00:49:48 +02:00
|
|
|
system.cpu.iq.ISSUE:issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
|
2011-01-16 00:30:34 +01:00
|
|
|
system.cpu.iq.ISSUE:issued_per_cycle::0 19886 69.19% 69.19% # Number of insts issued each cycle
|
|
|
|
system.cpu.iq.ISSUE:issued_per_cycle::1 4262 14.83% 84.02% # Number of insts issued each cycle
|
|
|
|
system.cpu.iq.ISSUE:issued_per_cycle::2 1894 6.59% 90.61% # Number of insts issued each cycle
|
|
|
|
system.cpu.iq.ISSUE:issued_per_cycle::3 1722 5.99% 96.60% # Number of insts issued each cycle
|
|
|
|
system.cpu.iq.ISSUE:issued_per_cycle::4 431 1.50% 98.10% # Number of insts issued each cycle
|
|
|
|
system.cpu.iq.ISSUE:issued_per_cycle::5 279 0.97% 99.07% # Number of insts issued each cycle
|
|
|
|
system.cpu.iq.ISSUE:issued_per_cycle::6 172 0.60% 99.67% # Number of insts issued each cycle
|
2010-10-31 08:07:48 +01:00
|
|
|
system.cpu.iq.ISSUE:issued_per_cycle::7 80 0.28% 99.95% # Number of insts issued each cycle
|
|
|
|
system.cpu.iq.ISSUE:issued_per_cycle::8 14 0.05% 100.00% # Number of insts issued each cycle
|
2009-07-07 00:49:48 +02:00
|
|
|
system.cpu.iq.ISSUE:issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
|
|
|
|
system.cpu.iq.ISSUE:issued_per_cycle::min_value 0 # Number of insts issued each cycle
|
|
|
|
system.cpu.iq.ISSUE:issued_per_cycle::max_value 8 # Number of insts issued each cycle
|
2011-01-16 00:30:34 +01:00
|
|
|
system.cpu.iq.ISSUE:issued_per_cycle::total 28740 # Number of insts issued each cycle
|
|
|
|
system.cpu.iq.ISSUE:rate 0.483451 # Inst issue rate
|
|
|
|
system.cpu.iq.iqInstsAdded 18671 # Number of instructions added to the IQ (excludes non-spec)
|
|
|
|
system.cpu.iq.iqInstsIssued 18039 # Number of instructions issued
|
|
|
|
system.cpu.iq.iqNonSpecInstsAdded 566 # Number of non-speculative instructions added to the IQ
|
|
|
|
system.cpu.iq.iqSquashedInstsExamined 4088 # Number of squashed instructions iterated over during squash; mainly for profiling
|
|
|
|
system.cpu.iq.iqSquashedInstsIssued 81 # Number of squashed instructions issued
|
|
|
|
system.cpu.iq.iqSquashedNonSpecRemoved 91 # Number of squashed non-spec instructions that were removed
|
|
|
|
system.cpu.iq.iqSquashedOperandsExamined 3603 # Number of squashed operands that are examined and possibly removed from graph
|
2008-07-25 01:31:54 +02:00
|
|
|
system.cpu.l2cache.ReadExReq_accesses 83 # number of ReadExReq accesses(hits+misses)
|
2010-12-08 01:19:57 +01:00
|
|
|
system.cpu.l2cache.ReadExReq_avg_miss_latency 34596.385542 # average ReadExReq miss latency
|
|
|
|
system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency 31451.807229 # average ReadExReq mshr miss latency
|
|
|
|
system.cpu.l2cache.ReadExReq_miss_latency 2871500 # number of ReadExReq miss cycles
|
2007-08-14 06:16:08 +02:00
|
|
|
system.cpu.l2cache.ReadExReq_miss_rate 1 # miss rate for ReadExReq accesses
|
2008-07-25 01:31:54 +02:00
|
|
|
system.cpu.l2cache.ReadExReq_misses 83 # number of ReadExReq misses
|
2010-12-08 01:19:57 +01:00
|
|
|
system.cpu.l2cache.ReadExReq_mshr_miss_latency 2610500 # number of ReadExReq MSHR miss cycles
|
2007-08-14 06:16:08 +02:00
|
|
|
system.cpu.l2cache.ReadExReq_mshr_miss_rate 1 # mshr miss rate for ReadExReq accesses
|
2008-07-25 01:31:54 +02:00
|
|
|
system.cpu.l2cache.ReadExReq_mshr_misses 83 # number of ReadExReq MSHR misses
|
2011-01-16 00:30:34 +01:00
|
|
|
system.cpu.l2cache.ReadReq_accesses 417 # number of ReadReq accesses(hits+misses)
|
|
|
|
system.cpu.l2cache.ReadReq_avg_miss_latency 34314.769976 # average ReadReq miss latency
|
|
|
|
system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 31082.324455 # average ReadReq mshr miss latency
|
2007-08-14 06:16:08 +02:00
|
|
|
system.cpu.l2cache.ReadReq_hits 4 # number of ReadReq hits
|
2011-01-16 00:30:34 +01:00
|
|
|
system.cpu.l2cache.ReadReq_miss_latency 14172000 # number of ReadReq miss cycles
|
|
|
|
system.cpu.l2cache.ReadReq_miss_rate 0.990408 # miss rate for ReadReq accesses
|
|
|
|
system.cpu.l2cache.ReadReq_misses 413 # number of ReadReq misses
|
|
|
|
system.cpu.l2cache.ReadReq_mshr_miss_latency 12837000 # number of ReadReq MSHR miss cycles
|
|
|
|
system.cpu.l2cache.ReadReq_mshr_miss_rate 0.990408 # mshr miss rate for ReadReq accesses
|
|
|
|
system.cpu.l2cache.ReadReq_mshr_misses 413 # number of ReadReq MSHR misses
|
2009-04-22 19:25:17 +02:00
|
|
|
system.cpu.l2cache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked
|
|
|
|
system.cpu.l2cache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
|
2010-10-31 08:07:48 +01:00
|
|
|
system.cpu.l2cache.avg_refs 0.009685 # Average number of references to valid blocks.
|
2009-04-22 19:25:17 +02:00
|
|
|
system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
|
|
|
|
system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
|
|
|
|
system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
|
|
|
|
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
|
2007-04-09 09:59:56 +02:00
|
|
|
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
|
2011-01-16 00:30:34 +01:00
|
|
|
system.cpu.l2cache.demand_accesses 500 # number of demand (read+write) accesses
|
|
|
|
system.cpu.l2cache.demand_avg_miss_latency 34361.895161 # average overall miss latency
|
|
|
|
system.cpu.l2cache.demand_avg_mshr_miss_latency 31144.153226 # average overall mshr miss latency
|
2007-08-14 06:16:08 +02:00
|
|
|
system.cpu.l2cache.demand_hits 4 # number of demand (read+write) hits
|
2011-01-16 00:30:34 +01:00
|
|
|
system.cpu.l2cache.demand_miss_latency 17043500 # number of demand (read+write) miss cycles
|
|
|
|
system.cpu.l2cache.demand_miss_rate 0.992000 # miss rate for demand accesses
|
|
|
|
system.cpu.l2cache.demand_misses 496 # number of demand (read+write) misses
|
2007-04-09 09:59:56 +02:00
|
|
|
system.cpu.l2cache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits
|
2011-01-16 00:30:34 +01:00
|
|
|
system.cpu.l2cache.demand_mshr_miss_latency 15447500 # number of demand (read+write) MSHR miss cycles
|
|
|
|
system.cpu.l2cache.demand_mshr_miss_rate 0.992000 # mshr miss rate for demand accesses
|
|
|
|
system.cpu.l2cache.demand_mshr_misses 496 # number of demand (read+write) MSHR misses
|
2007-04-09 09:59:56 +02:00
|
|
|
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
|
|
|
|
system.cpu.l2cache.mshr_cap_events 0 # number of times MSHR cap was activated
|
|
|
|
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
|
2011-01-16 00:30:34 +01:00
|
|
|
system.cpu.l2cache.occ_%::0 0.007282 # Average percentage of cache occupancy
|
|
|
|
system.cpu.l2cache.occ_blocks::0 238.619810 # Average occupied blocks per context
|
|
|
|
system.cpu.l2cache.overall_accesses 500 # number of overall (read+write) accesses
|
|
|
|
system.cpu.l2cache.overall_avg_miss_latency 34361.895161 # average overall miss latency
|
|
|
|
system.cpu.l2cache.overall_avg_mshr_miss_latency 31144.153226 # average overall mshr miss latency
|
2009-04-22 19:25:17 +02:00
|
|
|
system.cpu.l2cache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
|
2007-08-14 06:16:08 +02:00
|
|
|
system.cpu.l2cache.overall_hits 4 # number of overall hits
|
2011-01-16 00:30:34 +01:00
|
|
|
system.cpu.l2cache.overall_miss_latency 17043500 # number of overall miss cycles
|
|
|
|
system.cpu.l2cache.overall_miss_rate 0.992000 # miss rate for overall accesses
|
|
|
|
system.cpu.l2cache.overall_misses 496 # number of overall misses
|
2007-04-09 09:59:56 +02:00
|
|
|
system.cpu.l2cache.overall_mshr_hits 0 # number of overall MSHR hits
|
2011-01-16 00:30:34 +01:00
|
|
|
system.cpu.l2cache.overall_mshr_miss_latency 15447500 # number of overall MSHR miss cycles
|
|
|
|
system.cpu.l2cache.overall_mshr_miss_rate 0.992000 # mshr miss rate for overall accesses
|
|
|
|
system.cpu.l2cache.overall_mshr_misses 496 # number of overall MSHR misses
|
2007-04-09 09:59:56 +02:00
|
|
|
system.cpu.l2cache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
|
|
|
|
system.cpu.l2cache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
|
|
|
|
system.cpu.l2cache.replacements 0 # number of replacements
|
2010-10-31 08:07:48 +01:00
|
|
|
system.cpu.l2cache.sampled_refs 413 # Sample count of references to valid blocks.
|
2007-04-09 09:59:56 +02:00
|
|
|
system.cpu.l2cache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
|
2011-01-16 00:30:34 +01:00
|
|
|
system.cpu.l2cache.tagsinuse 238.619810 # Cycle average of tags in use
|
2007-08-14 06:16:08 +02:00
|
|
|
system.cpu.l2cache.total_refs 4 # Total number of references to valid blocks.
|
2007-04-09 09:59:56 +02:00
|
|
|
system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
|
|
|
|
system.cpu.l2cache.writebacks 0 # number of writebacks
|
2010-10-31 08:07:48 +01:00
|
|
|
system.cpu.memDep0.conflictingLoads 13 # Number of conflicting loads.
|
2009-03-07 23:30:55 +01:00
|
|
|
system.cpu.memDep0.conflictingStores 0 # Number of conflicting stores.
|
2011-01-16 00:30:34 +01:00
|
|
|
system.cpu.memDep0.insertedLoads 3058 # Number of loads inserted to the mem dependence unit.
|
|
|
|
system.cpu.memDep0.insertedStores 1925 # Number of stores inserted to the mem dependence unit.
|
|
|
|
system.cpu.numCycles 37313 # number of cpu cycles simulated
|
2010-10-31 08:07:48 +01:00
|
|
|
system.cpu.rename.RENAME:BlockCycles 254 # Number of cycles rename is blocking
|
2008-07-25 01:31:54 +02:00
|
|
|
system.cpu.rename.RENAME:CommittedMaps 13832 # Number of HB maps that are committed
|
2011-01-16 00:30:34 +01:00
|
|
|
system.cpu.rename.RENAME:IdleCycles 13569 # Number of cycles rename is idle
|
2010-10-31 08:07:48 +01:00
|
|
|
system.cpu.rename.RENAME:LSQFullEvents 112 # Number of times rename has blocked due to LSQ full
|
2011-01-16 00:30:34 +01:00
|
|
|
system.cpu.rename.RENAME:RenameLookups 40450 # Number of register rename lookups that rename has made
|
|
|
|
system.cpu.rename.RENAME:RenamedInsts 21815 # Number of instructions processed by rename
|
|
|
|
system.cpu.rename.RENAME:RenamedOperands 19528 # Number of destination operands rename has renamed
|
|
|
|
system.cpu.rename.RENAME:RunCycles 7042 # Number of cycles rename is running
|
|
|
|
system.cpu.rename.RENAME:SquashCycles 1178 # Number of cycles rename is squashing
|
|
|
|
system.cpu.rename.RENAME:UnblockCycles 421 # Number of cycles rename is unblocking
|
|
|
|
system.cpu.rename.RENAME:UndoneMaps 5696 # Number of HB maps that are undone due to squashing
|
|
|
|
system.cpu.rename.RENAME:serializeStallCycles 6276 # count of cycles rename stalled for serializing inst
|
|
|
|
system.cpu.rename.RENAME:serializingInsts 617 # count of serializing insts renamed
|
|
|
|
system.cpu.rename.RENAME:skidInsts 2691 # count of insts added to the skid buffer
|
|
|
|
system.cpu.rename.RENAME:tempSerializingInsts 583 # count of temporary serializing insts renamed
|
2010-12-08 01:19:57 +01:00
|
|
|
system.cpu.timesIdled 183 # Number of times that the entire CPU went into an idle state and unscheduled itself
|
2008-07-25 01:31:54 +02:00
|
|
|
system.cpu.workload.PROG:num_syscalls 18 # Number of system calls
|
2007-04-09 09:59:56 +02:00
|
|
|
|
|
|
|
---------- End Simulation Statistics ----------
|