2006-02-23 04:22:06 +01:00
|
|
|
# -*- mode:python -*-
|
|
|
|
|
|
|
|
# Copyright (c) 2006 The Regents of The University of Michigan
|
|
|
|
# All rights reserved.
|
|
|
|
#
|
|
|
|
# Redistribution and use in source and binary forms, with or without
|
|
|
|
# modification, are permitted provided that the following conditions are
|
|
|
|
# met: redistributions of source code must retain the above copyright
|
|
|
|
# notice, this list of conditions and the following disclaimer;
|
|
|
|
# redistributions in binary form must reproduce the above copyright
|
|
|
|
# notice, this list of conditions and the following disclaimer in the
|
|
|
|
# documentation and/or other materials provided with the distribution;
|
|
|
|
# neither the name of the copyright holders nor the names of its
|
|
|
|
# contributors may be used to endorse or promote products derived from
|
|
|
|
# this software without specific prior written permission.
|
|
|
|
#
|
|
|
|
# THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
|
|
|
|
# "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
|
|
|
|
# LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
|
|
|
|
# A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
|
|
|
|
# OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
|
|
|
|
# SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
|
|
|
|
# LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
|
|
|
|
# DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
|
|
|
|
# THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
|
|
|
|
# (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
|
|
|
|
# OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
2006-06-01 01:26:56 +02:00
|
|
|
#
|
|
|
|
# Authors: Steve Reinhardt
|
2006-02-23 04:22:06 +01:00
|
|
|
|
2007-03-11 08:00:54 +01:00
|
|
|
import sys
|
2012-04-23 21:00:41 +02:00
|
|
|
import os
|
2006-02-23 04:22:06 +01:00
|
|
|
|
2007-03-11 08:00:54 +01:00
|
|
|
Import('*')
|
2006-02-23 20:31:15 +01:00
|
|
|
|
|
|
|
#################################################################
|
2006-02-23 04:22:06 +01:00
|
|
|
#
|
|
|
|
# ISA "switch header" generation.
|
|
|
|
#
|
|
|
|
# Auto-generate arch headers that include the right ISA-specific
|
|
|
|
# header based on the setting of THE_ISA preprocessor variable.
|
2006-02-23 20:31:15 +01:00
|
|
|
#
|
|
|
|
#################################################################
|
2006-02-23 04:22:06 +01:00
|
|
|
|
|
|
|
# List of headers to generate
|
|
|
|
isa_switch_hdrs = Split('''
|
2012-05-25 09:53:37 +02:00
|
|
|
decoder.hh
|
2007-07-29 01:49:20 +02:00
|
|
|
interrupts.hh
|
2010-12-20 22:24:40 +01:00
|
|
|
isa.hh
|
2007-07-29 01:49:20 +02:00
|
|
|
isa_traits.hh
|
|
|
|
kernel_stats.hh
|
2006-10-08 19:53:24 +02:00
|
|
|
locked_mem.hh
|
2008-10-13 00:59:21 +02:00
|
|
|
microcode_rom.hh
|
2011-03-02 08:18:47 +01:00
|
|
|
mmapped_ipr.hh
|
2009-05-12 21:01:13 +02:00
|
|
|
mt.hh
|
2007-07-29 01:49:20 +02:00
|
|
|
process.hh
|
2009-07-09 08:02:21 +02:00
|
|
|
registers.hh
|
2007-07-29 01:49:20 +02:00
|
|
|
remote_gdb.hh
|
|
|
|
stacktrace.hh
|
|
|
|
tlb.hh
|
|
|
|
types.hh
|
|
|
|
utility.hh
|
|
|
|
vtophys.hh
|
2006-02-23 04:22:06 +01:00
|
|
|
''')
|
|
|
|
|
2006-11-07 11:33:21 +01:00
|
|
|
# Set up this directory to support switching headers
|
2007-03-11 08:00:54 +01:00
|
|
|
make_switching_dir('arch', isa_switch_hdrs, env)
|
2006-02-23 20:31:15 +01:00
|
|
|
|
|
|
|
#################################################################
|
|
|
|
#
|
|
|
|
# Include architecture-specific files.
|
|
|
|
#
|
|
|
|
#################################################################
|
|
|
|
|
|
|
|
#
|
|
|
|
# Build a SCons scanner for ISA files
|
|
|
|
#
|
|
|
|
import SCons.Scanner
|
|
|
|
|
2006-03-29 05:29:42 +02:00
|
|
|
isa_scanner = SCons.Scanner.Classic("ISAScan",
|
|
|
|
[".isa", ".ISA"],
|
|
|
|
"SRCDIR",
|
|
|
|
r'^\s*##include\s+"([\w/.-]*)"')
|
2006-02-23 20:31:15 +01:00
|
|
|
|
2006-03-29 05:29:42 +02:00
|
|
|
env.Append(SCANNERS = isa_scanner)
|
2006-02-23 20:31:15 +01:00
|
|
|
|
|
|
|
#
|
|
|
|
# Now create a Builder object that uses isa_parser.py to generate C++
|
|
|
|
# output from the ISA description (*.isa) files.
|
|
|
|
#
|
|
|
|
|
2011-09-25 01:59:11 +02:00
|
|
|
isa_parser = File('isa_parser.py')
|
|
|
|
|
2006-02-23 20:31:15 +01:00
|
|
|
# The emitter patches up the sources & targets to include the
|
|
|
|
# autogenerated files as targets and isa parser itself as a source.
|
|
|
|
def isa_desc_emitter(target, source, env):
|
2010-02-27 03:14:48 +01:00
|
|
|
cpu_models = list(env['CPU_MODELS'])
|
2012-03-09 15:59:27 +01:00
|
|
|
cpu_models.append('CheckerCPU')
|
2010-02-27 03:14:48 +01:00
|
|
|
|
|
|
|
# Several files are generated from the ISA description.
|
|
|
|
# We always get the basic decoder and header file.
|
|
|
|
target = [ 'decoder.cc', 'decoder.hh', 'max_inst_regs.hh' ]
|
|
|
|
# We also get an execute file for each selected CPU model.
|
|
|
|
target += [CpuModel.dict[cpu].filename for cpu in cpu_models]
|
|
|
|
|
2011-09-25 01:59:11 +02:00
|
|
|
# List the isa parser as a source.
|
|
|
|
source += [ isa_parser ]
|
|
|
|
# Add in the CPU models.
|
|
|
|
source += [ Value(m) for m in cpu_models ]
|
|
|
|
|
2012-04-23 21:00:41 +02:00
|
|
|
return [os.path.join("generated", t) for t in target], source
|
2010-02-27 03:14:48 +01:00
|
|
|
|
|
|
|
ARCH_DIR = Dir('.')
|
|
|
|
|
2010-03-11 00:39:34 +01:00
|
|
|
# import ply here because SCons screws with sys.path when performing actions.
|
|
|
|
import ply
|
|
|
|
|
2010-11-15 21:04:04 +01:00
|
|
|
def isa_desc_action_func(target, source, env):
|
2010-02-27 03:14:48 +01:00
|
|
|
# Add the current directory to the system path so we can import files
|
|
|
|
sys.path[0:0] = [ ARCH_DIR.srcnode().abspath ]
|
|
|
|
import isa_parser
|
2006-02-23 20:31:15 +01:00
|
|
|
|
2011-09-25 02:03:18 +02:00
|
|
|
# Skip over the ISA description itself and the parser to the CPU models.
|
2011-09-25 01:59:11 +02:00
|
|
|
models = [ s.get_contents() for s in source[2:] ]
|
2010-02-27 03:14:48 +01:00
|
|
|
cpu_models = [CpuModel.dict[cpu] for cpu in models]
|
|
|
|
parser = isa_parser.ISAParser(target[0].dir.abspath, cpu_models)
|
|
|
|
parser.parse_isa_desc(source[0].abspath)
|
2011-01-08 06:50:13 +01:00
|
|
|
isa_desc_action = MakeAction(isa_desc_action_func, Transform("ISA DESC", 1))
|
2006-07-14 23:51:29 +02:00
|
|
|
|
|
|
|
# Also include the CheckerCPU as one of the models if it is being
|
|
|
|
# enabled via command line.
|
2010-02-27 03:14:48 +01:00
|
|
|
isa_desc_builder = Builder(action=isa_desc_action, emitter=isa_desc_emitter)
|
2006-02-23 20:31:15 +01:00
|
|
|
|
|
|
|
env.Append(BUILDERS = { 'ISADesc' : isa_desc_builder })
|
2009-02-25 19:22:17 +01:00
|
|
|
|
2011-06-03 02:36:21 +02:00
|
|
|
DebugFlag('IntRegs')
|
|
|
|
DebugFlag('FloatRegs')
|
|
|
|
DebugFlag('MiscRegs')
|
2009-02-25 19:22:17 +01:00
|
|
|
CompoundFlag('Registers', [ 'IntRegs', 'FloatRegs', 'MiscRegs' ])
|