2013-12-06 12:04:52 +01:00
|
|
|
/* $NetBSD: atomic_swap.S,v 1.8 2013/11/08 22:42:52 matt Exp $ */
|
2011-02-14 20:36:03 +01:00
|
|
|
|
|
|
|
/*-
|
2012-11-15 12:06:41 +01:00
|
|
|
* Copyright (c) 2007,2012 The NetBSD Foundation, Inc.
|
2011-02-14 20:36:03 +01:00
|
|
|
* All rights reserved.
|
|
|
|
*
|
|
|
|
* This code is derived from software contributed to The NetBSD Foundation
|
|
|
|
* by Jason R. Thorpe and Matt Thomas.
|
|
|
|
*
|
|
|
|
* Redistribution and use in source and binary forms, with or without
|
|
|
|
* modification, are permitted provided that the following conditions
|
|
|
|
* are met:
|
|
|
|
* 1. Redistributions of source code must retain the above copyright
|
|
|
|
* notice, this list of conditions and the following disclaimer.
|
|
|
|
* 2. Redistributions in binary form must reproduce the above copyright
|
|
|
|
* notice, this list of conditions and the following disclaimer in the
|
|
|
|
* documentation and/or other materials provided with the distribution.
|
|
|
|
*
|
|
|
|
* THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
|
|
|
|
* ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
|
|
|
|
* TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
|
|
|
|
* PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
|
|
|
|
* BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
|
|
|
|
* CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
|
|
|
|
* SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
|
|
|
|
* INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
|
|
|
|
* CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
|
|
|
|
* ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
|
|
|
|
* POSSIBILITY OF SUCH DAMAGE.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include "atomic_op_asm.h"
|
|
|
|
|
2012-11-15 12:06:41 +01:00
|
|
|
/*
|
|
|
|
* While SWP{B} is sufficient on its own for pre-ARMv7 CPUs, on MP ARMv7 cores
|
|
|
|
* SWP{B} is disabled since it's no longer atomic among multiple CPUs. They
|
|
|
|
* will actually raise an UNDEFINED exception.
|
|
|
|
*
|
|
|
|
* So if we use the LDREX/STREX template, but use a SWP instruction followed
|
|
|
|
* by a MOV instruction (using a temporary register), that gives a handler
|
|
|
|
* for the SWP UNDEFINED exception enough information to "patch" this instance
|
|
|
|
* SWP with correct forms of LDREX/STREX. (note that this would happen even
|
|
|
|
* "read-only" pages. If the page gets tossed, we will get another exception
|
|
|
|
* and fix yet again).
|
|
|
|
*/
|
|
|
|
|
2011-02-14 20:36:03 +01:00
|
|
|
ENTRY_NP(_atomic_swap_32)
|
2013-12-06 12:04:52 +01:00
|
|
|
mov ip, r0
|
2012-11-15 12:06:41 +01:00
|
|
|
1:
|
|
|
|
#ifdef _ARM_ARCH_6
|
2013-12-06 12:04:52 +01:00
|
|
|
ldrex r0, [ip]
|
2012-11-15 12:06:41 +01:00
|
|
|
cmp r0, r1
|
2013-12-06 12:04:52 +01:00
|
|
|
#ifdef __thumb__
|
|
|
|
beq 99f
|
|
|
|
strex r3, r1, [ip]
|
|
|
|
cmp r3, #0
|
|
|
|
#else
|
|
|
|
strexne r3, r1, [ip]
|
|
|
|
cmpne r3, #0
|
|
|
|
#endif
|
2012-11-15 12:06:41 +01:00
|
|
|
#else
|
2013-12-06 12:04:52 +01:00
|
|
|
swp r0, r1, [ip]
|
2012-11-15 12:06:41 +01:00
|
|
|
cmp r0, r1
|
2013-12-06 12:04:52 +01:00
|
|
|
movnes r3, #0
|
|
|
|
cmpne r3, #0
|
2012-11-15 12:06:41 +01:00
|
|
|
#endif
|
|
|
|
bne 1b
|
|
|
|
#ifdef _ARM_ARCH_7
|
|
|
|
dmb
|
|
|
|
#else
|
2013-12-06 12:04:52 +01:00
|
|
|
mcr p15, 0, r3, c7, c10, 5 /* data memory barrier */
|
2012-11-15 12:06:41 +01:00
|
|
|
#endif
|
2013-12-06 12:04:52 +01:00
|
|
|
99:
|
2011-02-14 20:36:03 +01:00
|
|
|
RET
|
2013-12-06 12:04:52 +01:00
|
|
|
END(_atomic_swap_32)
|
|
|
|
|
2011-02-14 20:36:03 +01:00
|
|
|
ATOMIC_OP_ALIAS(atomic_swap_32,_atomic_swap_32)
|
|
|
|
ATOMIC_OP_ALIAS(atomic_swap_uint,_atomic_swap_32)
|
|
|
|
ATOMIC_OP_ALIAS(atomic_swap_ulong,_atomic_swap_32)
|
|
|
|
ATOMIC_OP_ALIAS(atomic_swap_ptr,_atomic_swap_32)
|
2013-12-06 12:04:52 +01:00
|
|
|
STRONG_ALIAS(__sync_lock_test_and_set_4,_atomic_swap_32)
|
2011-02-14 20:36:03 +01:00
|
|
|
STRONG_ALIAS(_atomic_swap_uint,_atomic_swap_32)
|
|
|
|
STRONG_ALIAS(_atomic_swap_ulong,_atomic_swap_32)
|
|
|
|
STRONG_ALIAS(_atomic_swap_ptr,_atomic_swap_32)
|
|
|
|
|
2013-12-06 12:04:52 +01:00
|
|
|
ENTRY_NP(__sync_lock_release_4)
|
|
|
|
mov r1, #0
|
|
|
|
strb r1, [r0]
|
|
|
|
RET
|
|
|
|
END(__sync_lock_release_4)
|
|
|
|
|
2011-02-14 20:36:03 +01:00
|
|
|
ENTRY_NP(_atomic_swap_8)
|
2013-12-06 12:04:52 +01:00
|
|
|
mov ip, r0
|
2012-11-15 12:06:41 +01:00
|
|
|
1:
|
|
|
|
#ifdef _ARM_ARCH_6
|
2013-12-06 12:04:52 +01:00
|
|
|
ldrexb r0, [ip]
|
|
|
|
strexb r3, r1, [ip]
|
2012-11-15 12:06:41 +01:00
|
|
|
#else
|
2013-12-06 12:04:52 +01:00
|
|
|
swpb r0, r1, [ip]
|
2012-11-15 12:06:41 +01:00
|
|
|
mov r3, #0
|
|
|
|
#endif
|
|
|
|
cmp r3, #0
|
|
|
|
bne 1b
|
|
|
|
#ifdef _ARM_ARCH_7
|
|
|
|
dmb
|
|
|
|
#else
|
|
|
|
mcr p15, 0, ip, c7, c10, 5 /* data memory barrier */
|
|
|
|
#endif
|
2011-02-14 20:36:03 +01:00
|
|
|
RET
|
2013-12-06 12:04:52 +01:00
|
|
|
END(_atomic_swap_8)
|
|
|
|
|
2011-02-14 20:36:03 +01:00
|
|
|
ATOMIC_OP_ALIAS(atomic_swap_8,_atomic_swap_8)
|
|
|
|
ATOMIC_OP_ALIAS(atomic_swap_char,_atomic_swap_8)
|
|
|
|
ATOMIC_OP_ALIAS(atomic_swap_uchar,_atomic_swap_8)
|
2013-12-06 12:04:52 +01:00
|
|
|
STRONG_ALIAS(__sync_lock_test_and_set_1,_atomic_swap_8)
|
2012-11-15 12:06:41 +01:00
|
|
|
STRONG_ALIAS(_atomic_swap_char,_atomic_swap_8)
|
|
|
|
STRONG_ALIAS(_atomic_swap_uchar,_atomic_swap_8)
|
2013-12-06 12:04:52 +01:00
|
|
|
|
|
|
|
ENTRY_NP(__sync_lock_release_1)
|
|
|
|
mov r1, #0
|
|
|
|
strb r1, [r0]
|
|
|
|
RET
|
|
|
|
END(__sync_lock_release_1)
|