ad8b9636f8
Update copyright dates and author list SConscript: arch/alpha/alpha_linux_process.cc: arch/alpha/alpha_linux_process.hh: arch/alpha/alpha_memory.cc: arch/alpha/alpha_memory.hh: arch/alpha/alpha_tru64_process.cc: arch/alpha/alpha_tru64_process.hh: arch/alpha/aout_machdep.h: arch/alpha/arguments.cc: arch/alpha/arguments.hh: arch/alpha/ev5.cc: arch/alpha/ev5.hh: arch/alpha/faults.cc: arch/alpha/faults.hh: arch/alpha/isa_desc: arch/alpha/isa_traits.hh: arch/alpha/osfpal.cc: arch/alpha/osfpal.hh: arch/alpha/pseudo_inst.cc: arch/alpha/pseudo_inst.hh: arch/alpha/vptr.hh: arch/alpha/vtophys.cc: arch/alpha/vtophys.hh: base/bitfield.hh: base/callback.hh: base/circlebuf.cc: base/circlebuf.hh: base/cprintf.cc: base/cprintf.hh: base/cprintf_formats.hh: base/crc.hh: base/date.cc: base/dbl_list.hh: base/endian.hh: base/fast_alloc.cc: base/fast_alloc.hh: base/fifo_buffer.cc: base/fifo_buffer.hh: base/hashmap.hh: base/hostinfo.cc: base/hostinfo.hh: base/hybrid_pred.cc: base/hybrid_pred.hh: base/inet.cc: base/inet.hh: base/inifile.cc: base/inifile.hh: base/intmath.cc: base/intmath.hh: base/match.cc: base/match.hh: base/misc.cc: base/misc.hh: base/mod_num.hh: base/mysql.cc: base/mysql.hh: base/output.cc: base/output.hh: base/pollevent.cc: base/pollevent.hh: base/predictor.hh: base/random.cc: base/random.hh: base/range.cc: base/range.hh: base/refcnt.hh: base/remote_gdb.cc: base/remote_gdb.hh: base/res_list.hh: base/sat_counter.cc: base/sat_counter.hh: base/sched_list.hh: base/socket.cc: base/socket.hh: base/statistics.cc: base/statistics.hh: base/compression/lzss_compression.cc: base/compression/lzss_compression.hh: base/compression/null_compression.hh: base/loader/aout_object.cc: base/loader/aout_object.hh: base/loader/ecoff_object.cc: base/loader/ecoff_object.hh: base/loader/elf_object.cc: base/loader/elf_object.hh: base/loader/object_file.cc: base/loader/object_file.hh: base/loader/symtab.cc: base/loader/symtab.hh: base/stats/events.cc: base/stats/events.hh: base/stats/flags.hh: base/stats/mysql.cc: base/stats/mysql.hh: base/stats/mysql_run.hh: base/stats/output.hh: base/stats/statdb.cc: base/stats/statdb.hh: base/stats/text.cc: base/stats/text.hh: base/stats/types.hh: base/stats/visit.cc: base/stats/visit.hh: base/str.cc: base/str.hh: base/time.cc: base/time.hh: base/timebuf.hh: base/trace.cc: base/trace.hh: base/userinfo.cc: base/userinfo.hh: build/SConstruct: cpu/base.cc: cpu/base.hh: cpu/base_dyn_inst.cc: cpu/base_dyn_inst.hh: cpu/exec_context.cc: cpu/exec_context.hh: cpu/exetrace.cc: cpu/exetrace.hh: cpu/inst_seq.hh: cpu/intr_control.cc: cpu/intr_control.hh: cpu/memtest/memtest.cc: cpu/pc_event.cc: cpu/pc_event.hh: cpu/smt.hh: cpu/static_inst.cc: cpu/static_inst.hh: cpu/memtest/memtest.hh: cpu/o3/sat_counter.cc: cpu/o3/sat_counter.hh: cpu/ozone/cpu.hh: cpu/simple/cpu.cc: cpu/simple/cpu.hh: cpu/trace/opt_cpu.cc: cpu/trace/opt_cpu.hh: cpu/trace/reader/ibm_reader.cc: cpu/trace/reader/ibm_reader.hh: cpu/trace/reader/itx_reader.cc: cpu/trace/reader/itx_reader.hh: cpu/trace/reader/m5_reader.cc: cpu/trace/reader/m5_reader.hh: cpu/trace/reader/mem_trace_reader.cc: cpu/trace/reader/mem_trace_reader.hh: cpu/trace/trace_cpu.cc: cpu/trace/trace_cpu.hh: dev/alpha_access.h: dev/alpha_console.cc: dev/alpha_console.hh: dev/baddev.cc: dev/baddev.hh: dev/disk_image.cc: dev/disk_image.hh: dev/etherbus.cc: dev/etherbus.hh: dev/etherdump.cc: dev/etherdump.hh: dev/etherint.cc: dev/etherint.hh: dev/etherlink.cc: dev/etherlink.hh: dev/etherpkt.cc: dev/etherpkt.hh: dev/ethertap.cc: dev/ethertap.hh: dev/ide_ctrl.cc: dev/ide_ctrl.hh: dev/ide_disk.cc: dev/ide_disk.hh: dev/io_device.cc: dev/io_device.hh: dev/ns_gige.cc: dev/ns_gige.hh: dev/ns_gige_reg.h: dev/pciconfigall.cc: dev/pciconfigall.hh: dev/pcidev.cc: dev/pcidev.hh: dev/pcireg.h: dev/pktfifo.cc: dev/pktfifo.hh: dev/platform.cc: dev/platform.hh: dev/simconsole.cc: dev/simconsole.hh: dev/simple_disk.cc: dev/simple_disk.hh: dev/sinic.cc: dev/sinic.hh: dev/sinicreg.hh: dev/tsunami.cc: dev/tsunami.hh: dev/tsunami_cchip.cc: dev/tsunami_cchip.hh: dev/tsunami_io.cc: dev/tsunami_io.hh: dev/tsunami_pchip.cc: dev/tsunami_pchip.hh: dev/tsunamireg.h: dev/uart.cc: dev/uart.hh: dev/uart8250.cc: dev/uart8250.hh: docs/stl.hh: encumbered/cpu/full/op_class.hh: kern/kernel_stats.cc: kern/kernel_stats.hh: kern/linux/linux.hh: kern/linux/linux_syscalls.cc: kern/linux/linux_syscalls.hh: kern/linux/linux_system.cc: kern/linux/linux_system.hh: kern/linux/linux_threadinfo.hh: kern/linux/printk.cc: kern/linux/printk.hh: kern/system_events.cc: kern/system_events.hh: kern/tru64/dump_mbuf.cc: kern/tru64/dump_mbuf.hh: kern/tru64/mbuf.hh: kern/tru64/printf.cc: kern/tru64/printf.hh: kern/tru64/tru64.hh: kern/tru64/tru64_events.cc: kern/tru64/tru64_events.hh: kern/tru64/tru64_syscalls.cc: kern/tru64/tru64_syscalls.hh: kern/tru64/tru64_system.cc: kern/tru64/tru64_system.hh: python/SConscript: python/m5/__init__.py: python/m5/config.py: python/m5/convert.py: python/m5/multidict.py: python/m5/smartdict.py: sim/async.hh: sim/builder.cc: sim/builder.hh: sim/debug.cc: sim/debug.hh: sim/eventq.cc: sim/eventq.hh: sim/host.hh: sim/main.cc: sim/param.cc: sim/param.hh: sim/process.cc: sim/process.hh: sim/root.cc: sim/serialize.cc: sim/serialize.hh: sim/sim_events.cc: sim/sim_events.hh: sim/sim_exit.hh: sim/sim_object.cc: sim/sim_object.hh: sim/startup.cc: sim/startup.hh: sim/stat_control.cc: sim/stat_control.hh: sim/stats.hh: sim/syscall_emul.cc: sim/syscall_emul.hh: sim/system.cc: sim/system.hh: test/bitvectest.cc: test/circletest.cc: test/cprintftest.cc: test/genini.py: test/initest.cc: test/lru_test.cc: test/nmtest.cc: test/offtest.cc: test/paramtest.cc: test/rangetest.cc: test/sized_test.cc: test/stattest.cc: test/strnumtest.cc: test/symtest.cc: test/tokentest.cc: test/tracetest.cc: util/ccdrv/devtime.c: util/m5/m5.c: util/oprofile-top.py: util/rundiff: util/m5/m5op.h: util/m5/m5op.s: util/stats/db.py: util/stats/dbinit.py: util/stats/display.py: util/stats/info.py: util/stats/print.py: util/stats/stats.py: util/tap/tap.cc: Update copyright dates and author list --HG-- extra : convert_revision : 0faba08fc0fc0146f1efb7f61e4b043c020ff9e4
294 lines
8.7 KiB
C++
294 lines
8.7 KiB
C++
/*
|
|
* Copyright (c) 2004-2005 The Regents of The University of Michigan
|
|
* All rights reserved.
|
|
*
|
|
* Redistribution and use in source and binary forms, with or without
|
|
* modification, are permitted provided that the following conditions are
|
|
* met: redistributions of source code must retain the above copyright
|
|
* notice, this list of conditions and the following disclaimer;
|
|
* redistributions in binary form must reproduce the above copyright
|
|
* notice, this list of conditions and the following disclaimer in the
|
|
* documentation and/or other materials provided with the distribution;
|
|
* neither the name of the copyright holders nor the names of its
|
|
* contributors may be used to endorse or promote products derived from
|
|
* this software without specific prior written permission.
|
|
*
|
|
* THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
|
|
* "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
|
|
* LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
|
|
* A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
|
|
* OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
|
|
* SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
|
|
* LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
|
|
* DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
|
|
* THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
|
|
* (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
|
|
* OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
|
*/
|
|
|
|
/** @file
|
|
* Tsunami I/O Space mapping including RTC/timer interrupts
|
|
*/
|
|
|
|
#ifndef __DEV_TSUNAMI_IO_HH__
|
|
#define __DEV_TSUNAMI_IO_HH__
|
|
|
|
#include "dev/io_device.hh"
|
|
#include "base/range.hh"
|
|
#include "dev/tsunami.hh"
|
|
#include "sim/eventq.hh"
|
|
|
|
/**
|
|
* Tsunami I/O device is a catch all for all the south bridge stuff we care
|
|
* to implement.
|
|
*/
|
|
class TsunamiIO : public PioDevice
|
|
{
|
|
private:
|
|
/** The base address of this device */
|
|
Addr addr;
|
|
|
|
/** The size of mappad from the above address */
|
|
static const Addr size = 0xff;
|
|
|
|
struct tm tm;
|
|
|
|
/**
|
|
* In Tsunami RTC only has two i/o ports one for data and one for
|
|
* address, so you write the address and then read/write the
|
|
* data. This store the address you are going to be reading from
|
|
* on a read.
|
|
*/
|
|
uint8_t RTCAddress;
|
|
|
|
protected:
|
|
|
|
/**
|
|
* The ClockEvent is handles the PIT interrupts
|
|
*/
|
|
class ClockEvent : public Event
|
|
{
|
|
protected:
|
|
/** how often the PIT fires */
|
|
Tick interval;
|
|
/** The mode of the PIT */
|
|
uint8_t mode;
|
|
/** The status of the PIT */
|
|
uint8_t status;
|
|
|
|
public:
|
|
/**
|
|
* Just set the mode to 0
|
|
*/
|
|
ClockEvent();
|
|
|
|
/**
|
|
* processs the timer event
|
|
*/
|
|
virtual void process();
|
|
|
|
/**
|
|
* Returns a description of this event
|
|
* @return the description
|
|
*/
|
|
virtual const char *description();
|
|
|
|
/**
|
|
* Schedule a timer interrupt to occur sometime in the future.
|
|
*/
|
|
void Program(int count);
|
|
|
|
/**
|
|
* Write the mode bits of the PIT.
|
|
* @param mode the new mode
|
|
*/
|
|
void ChangeMode(uint8_t mode);
|
|
|
|
/**
|
|
* The current PIT status.
|
|
* @return the status of the PIT
|
|
*/
|
|
uint8_t Status();
|
|
|
|
/**
|
|
* Serialize this object to the given output stream.
|
|
* @param os The stream to serialize to.
|
|
*/
|
|
virtual void serialize(std::ostream &os);
|
|
|
|
|
|
/**
|
|
* Reconstruct the state of this object from a checkpoint.
|
|
* @param cp The checkpoint use.
|
|
* @param section The section name of this object
|
|
*/
|
|
virtual void unserialize(Checkpoint *cp, const std::string §ion);
|
|
};
|
|
|
|
/**
|
|
* Process RTC timer events and generate interrupts appropriately.
|
|
*/
|
|
class RTCEvent : public Event
|
|
{
|
|
protected:
|
|
/** A pointer back to tsunami to create interrupt the processor. */
|
|
Tsunami* tsunami;
|
|
Tick interval;
|
|
|
|
public:
|
|
/**
|
|
* RTC Event initializes the RTC event by scheduling an event
|
|
* RTC_RATE times pre second.
|
|
*/
|
|
RTCEvent(Tsunami* t, Tick i);
|
|
|
|
/**
|
|
* Interrupth the processor and reschedule the event.
|
|
*/
|
|
virtual void process();
|
|
|
|
/**
|
|
* Return a description of this event.
|
|
* @return a description
|
|
*/
|
|
virtual const char *description();
|
|
|
|
/**
|
|
* Serialize this object to the given output stream.
|
|
* @param os The stream to serialize to.
|
|
*/
|
|
virtual void serialize(std::ostream &os);
|
|
|
|
/**
|
|
* Reconstruct the state of this object from a checkpoint.
|
|
* @param cp The checkpoint use.
|
|
* @param section The section name of this object
|
|
*/
|
|
virtual void unserialize(Checkpoint *cp, const std::string §ion);
|
|
};
|
|
|
|
/** uip UpdateInProgess says that the rtc is updating, but we just fake it
|
|
* by alternating it on every read of the bit since we are going to
|
|
* override the loop_per_jiffy time that it is trying to use the UIP to
|
|
* calculate.
|
|
*/
|
|
uint8_t uip;
|
|
|
|
/** Mask of the PIC1 */
|
|
uint8_t mask1;
|
|
|
|
/** Mask of the PIC2 */
|
|
uint8_t mask2;
|
|
|
|
/** Mode of PIC1. Not used for anything */
|
|
uint8_t mode1;
|
|
|
|
/** Mode of PIC2. Not used for anything */
|
|
uint8_t mode2;
|
|
|
|
/** Raw PIC interrupt register before masking */
|
|
uint8_t picr; //Raw PIC interrput register
|
|
|
|
/** Is the pic interrupting right now or not. */
|
|
bool picInterrupting;
|
|
|
|
Tick clockInterval;
|
|
|
|
/** A pointer to the Tsunami device which be belong to */
|
|
Tsunami *tsunami;
|
|
|
|
/**
|
|
* This timer is initilized, but after I wrote the code
|
|
* it doesn't seem to be used again, and best I can tell
|
|
* it too is not connected to any interrupt port
|
|
*/
|
|
ClockEvent timer0;
|
|
|
|
/**
|
|
* This timer is used to control the speaker, which
|
|
* we normally could care less about, however it is
|
|
* also used to calculated the clockspeed and hense
|
|
* bogomips which is kinda important to the scheduler
|
|
* so we need to implemnt it although after boot I can't
|
|
* imagine we would be playing with the PC speaker much
|
|
*/
|
|
ClockEvent timer2;
|
|
|
|
/** This is the event used to interrupt the cpu like an RTC. */
|
|
RTCEvent rtc;
|
|
|
|
/** The interval is set via two writes to the PIT.
|
|
* This variable contains a flag as to how many writes have happened, and
|
|
* the time so far.
|
|
*/
|
|
uint32_t timerData;
|
|
|
|
public:
|
|
/**
|
|
* Return the freqency of the RTC
|
|
* @return interrupt rate of the RTC
|
|
*/
|
|
Tick frequency() const;
|
|
|
|
/**
|
|
* Initialize all the data for devices supported by Tsunami I/O.
|
|
* @param name name of this device.
|
|
* @param t pointer back to the Tsunami object that we belong to.
|
|
* @param init_time Time (as in seconds since 1970) to set RTC to.
|
|
* @param a address we are mapped at.
|
|
* @param mmu pointer to the memory controller that sends us events.
|
|
*/
|
|
TsunamiIO(const std::string &name, Tsunami *t, time_t init_time,
|
|
Addr a, MemoryController *mmu, HierParams *hier, Bus *bus,
|
|
Tick pio_latency, Tick ci);
|
|
|
|
/**
|
|
* Create the tm struct from seconds since 1970
|
|
*/
|
|
void set_time(time_t t);
|
|
|
|
/**
|
|
* Process a read to one of the devices we are emulating.
|
|
* @param req Contains the address to read from.
|
|
* @param data A pointer to write the read data to.
|
|
* @return The fault condition of the access.
|
|
*/
|
|
virtual Fault read(MemReqPtr &req, uint8_t *data);
|
|
|
|
/**
|
|
* Process a write to one of the devices we emulate.
|
|
* @param req Contains the address to write to.
|
|
* @param data The data to write.
|
|
* @return The fault condition of the access.
|
|
*/
|
|
virtual Fault write(MemReqPtr &req, const uint8_t *data);
|
|
|
|
/**
|
|
* Post an PIC interrupt to the CPU via the CChip
|
|
* @param bitvector interrupt to post.
|
|
*/
|
|
void postPIC(uint8_t bitvector);
|
|
|
|
/**
|
|
* Clear a posted interrupt
|
|
* @param bitvector interrupt to clear
|
|
*/
|
|
void clearPIC(uint8_t bitvector);
|
|
|
|
/**
|
|
* Serialize this object to the given output stream.
|
|
* @param os The stream to serialize to.
|
|
*/
|
|
virtual void serialize(std::ostream &os);
|
|
|
|
/**
|
|
* Reconstruct the state of this object from a checkpoint.
|
|
* @param cp The checkpoint use.
|
|
* @param section The section name of this object
|
|
*/
|
|
virtual void unserialize(Checkpoint *cp, const std::string §ion);
|
|
|
|
Tick cacheAccess(MemReqPtr &req);
|
|
};
|
|
|
|
#endif // __DEV_TSUNAMI_IO_HH__
|