13c005a8af
--HG-- rename : cpu/base_cpu.cc => cpu/base.cc rename : cpu/base_cpu.hh => cpu/base.hh rename : cpu/beta_cpu/2bit_local_pred.cc => cpu/o3/2bit_local_pred.cc rename : cpu/beta_cpu/2bit_local_pred.hh => cpu/o3/2bit_local_pred.hh rename : cpu/beta_cpu/alpha_full_cpu.cc => cpu/o3/alpha_cpu.cc rename : cpu/beta_cpu/alpha_full_cpu.hh => cpu/o3/alpha_cpu.hh rename : cpu/beta_cpu/alpha_full_cpu_builder.cc => cpu/o3/alpha_cpu_builder.cc rename : cpu/beta_cpu/alpha_full_cpu_impl.hh => cpu/o3/alpha_cpu_impl.hh rename : cpu/beta_cpu/alpha_dyn_inst.cc => cpu/o3/alpha_dyn_inst.cc rename : cpu/beta_cpu/alpha_dyn_inst.hh => cpu/o3/alpha_dyn_inst.hh rename : cpu/beta_cpu/alpha_dyn_inst_impl.hh => cpu/o3/alpha_dyn_inst_impl.hh rename : cpu/beta_cpu/alpha_impl.hh => cpu/o3/alpha_impl.hh rename : cpu/beta_cpu/alpha_params.hh => cpu/o3/alpha_params.hh rename : cpu/beta_cpu/bpred_unit.cc => cpu/o3/bpred_unit.cc rename : cpu/beta_cpu/bpred_unit.hh => cpu/o3/bpred_unit.hh rename : cpu/beta_cpu/bpred_unit_impl.hh => cpu/o3/bpred_unit_impl.hh rename : cpu/beta_cpu/btb.cc => cpu/o3/btb.cc rename : cpu/beta_cpu/btb.hh => cpu/o3/btb.hh rename : cpu/beta_cpu/comm.hh => cpu/o3/comm.hh rename : cpu/beta_cpu/commit.cc => cpu/o3/commit.cc rename : cpu/beta_cpu/commit.hh => cpu/o3/commit.hh rename : cpu/beta_cpu/commit_impl.hh => cpu/o3/commit_impl.hh rename : cpu/beta_cpu/full_cpu.cc => cpu/o3/cpu.cc rename : cpu/beta_cpu/full_cpu.hh => cpu/o3/cpu.hh rename : cpu/beta_cpu/cpu_policy.hh => cpu/o3/cpu_policy.hh rename : cpu/beta_cpu/decode.cc => cpu/o3/decode.cc rename : cpu/beta_cpu/decode.hh => cpu/o3/decode.hh rename : cpu/beta_cpu/decode_impl.hh => cpu/o3/decode_impl.hh rename : cpu/beta_cpu/fetch.cc => cpu/o3/fetch.cc rename : cpu/beta_cpu/fetch.hh => cpu/o3/fetch.hh rename : cpu/beta_cpu/fetch_impl.hh => cpu/o3/fetch_impl.hh rename : cpu/beta_cpu/free_list.cc => cpu/o3/free_list.cc rename : cpu/beta_cpu/free_list.hh => cpu/o3/free_list.hh rename : cpu/beta_cpu/iew.cc => cpu/o3/iew.cc rename : cpu/beta_cpu/iew.hh => cpu/o3/iew.hh rename : cpu/beta_cpu/iew_impl.hh => cpu/o3/iew_impl.hh rename : cpu/beta_cpu/inst_queue.cc => cpu/o3/inst_queue.cc rename : cpu/beta_cpu/inst_queue.hh => cpu/o3/inst_queue.hh rename : cpu/beta_cpu/inst_queue_impl.hh => cpu/o3/inst_queue_impl.hh rename : cpu/beta_cpu/mem_dep_unit.cc => cpu/o3/mem_dep_unit.cc rename : cpu/beta_cpu/mem_dep_unit.hh => cpu/o3/mem_dep_unit.hh rename : cpu/beta_cpu/mem_dep_unit_impl.hh => cpu/o3/mem_dep_unit_impl.hh rename : cpu/beta_cpu/ras.cc => cpu/o3/ras.cc rename : cpu/beta_cpu/ras.hh => cpu/o3/ras.hh rename : cpu/beta_cpu/regfile.hh => cpu/o3/regfile.hh rename : cpu/beta_cpu/rename.cc => cpu/o3/rename.cc rename : cpu/beta_cpu/rename.hh => cpu/o3/rename.hh rename : cpu/beta_cpu/rename_impl.hh => cpu/o3/rename_impl.hh rename : cpu/beta_cpu/rename_map.cc => cpu/o3/rename_map.cc rename : cpu/beta_cpu/rename_map.hh => cpu/o3/rename_map.hh rename : cpu/beta_cpu/rob.cc => cpu/o3/rob.cc rename : cpu/beta_cpu/rob.hh => cpu/o3/rob.hh rename : cpu/beta_cpu/rob_impl.hh => cpu/o3/rob_impl.hh rename : cpu/beta_cpu/sat_counter.cc => cpu/o3/sat_counter.cc rename : cpu/beta_cpu/sat_counter.hh => cpu/o3/sat_counter.hh rename : cpu/beta_cpu/store_set.cc => cpu/o3/store_set.cc rename : cpu/beta_cpu/store_set.hh => cpu/o3/store_set.hh rename : cpu/beta_cpu/tournament_pred.cc => cpu/o3/tournament_pred.cc rename : cpu/beta_cpu/tournament_pred.hh => cpu/o3/tournament_pred.hh rename : cpu/ooo_cpu/ooo_cpu.cc => cpu/ozone/cpu.cc rename : cpu/ooo_cpu/ooo_cpu.hh => cpu/ozone/cpu.hh rename : cpu/ooo_cpu/ooo_impl.hh => cpu/ozone/cpu_impl.hh rename : cpu/ooo_cpu/ea_list.cc => cpu/ozone/ea_list.cc rename : cpu/ooo_cpu/ea_list.hh => cpu/ozone/ea_list.hh rename : cpu/simple_cpu/simple_cpu.cc => cpu/simple/cpu.cc rename : cpu/simple_cpu/simple_cpu.hh => cpu/simple/cpu.hh rename : cpu/full_cpu/smt.hh => cpu/smt.hh rename : cpu/full_cpu/op_class.hh => encumbered/cpu/full/op_class.hh extra : convert_revision : c4a891d8d6d3e0e9e5ea56be47d851da44d8c032
311 lines
8.8 KiB
C++
311 lines
8.8 KiB
C++
/*
|
|
* Copyright (c) 2004-2005 The Regents of The University of Michigan
|
|
* All rights reserved.
|
|
*
|
|
* Redistribution and use in source and binary forms, with or without
|
|
* modification, are permitted provided that the following conditions are
|
|
* met: redistributions of source code must retain the above copyright
|
|
* notice, this list of conditions and the following disclaimer;
|
|
* redistributions in binary form must reproduce the above copyright
|
|
* notice, this list of conditions and the following disclaimer in the
|
|
* documentation and/or other materials provided with the distribution;
|
|
* neither the name of the copyright holders nor the names of its
|
|
* contributors may be used to endorse or promote products derived from
|
|
* this software without specific prior written permission.
|
|
*
|
|
* THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
|
|
* "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
|
|
* LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
|
|
* A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
|
|
* OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
|
|
* SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
|
|
* LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
|
|
* DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
|
|
* THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
|
|
* (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
|
|
* OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
|
*/
|
|
|
|
#ifndef __CPU_BETA_CPU_ROB_IMPL_HH__
|
|
#define __CPU_BETA_CPU_ROB_IMPL_HH__
|
|
|
|
#include "cpu/o3/rob.hh"
|
|
|
|
template <class Impl>
|
|
ROB<Impl>::ROB(unsigned _numEntries, unsigned _squashWidth)
|
|
: numEntries(_numEntries),
|
|
squashWidth(_squashWidth),
|
|
numInstsInROB(0),
|
|
squashedSeqNum(0)
|
|
{
|
|
doneSquashing = true;
|
|
}
|
|
|
|
template <class Impl>
|
|
void
|
|
ROB<Impl>::setCPU(FullCPU *cpu_ptr)
|
|
{
|
|
cpu = cpu_ptr;
|
|
|
|
// Set the tail to the beginning of the CPU instruction list so that
|
|
// upon the first instruction being inserted into the ROB, the tail
|
|
// iterator can simply be incremented.
|
|
tail = cpu->instList.begin();
|
|
|
|
// Set the squash iterator to the end of the instruction list.
|
|
squashIt = cpu->instList.end();
|
|
}
|
|
|
|
template <class Impl>
|
|
int
|
|
ROB<Impl>::countInsts()
|
|
{
|
|
// Start at 1; if the tail matches cpu->instList.begin(), then there is
|
|
// one inst in the ROB.
|
|
int return_val = 1;
|
|
|
|
// There are quite a few special cases. Do not use this function other
|
|
// than for debugging purposes.
|
|
if (cpu->instList.begin() == cpu->instList.end()) {
|
|
// In this case there are no instructions in the list. The ROB
|
|
// must be empty.
|
|
return 0;
|
|
} else if (tail == cpu->instList.end()) {
|
|
// In this case, the tail is not yet pointing to anything valid.
|
|
// The ROB must be empty.
|
|
return 0;
|
|
}
|
|
|
|
// Iterate through the ROB from the head to the tail, counting the
|
|
// entries.
|
|
for (InstIt_t i = cpu->instList.begin(); i != tail; ++i)
|
|
{
|
|
assert(i != cpu->instList.end());
|
|
++return_val;
|
|
}
|
|
|
|
return return_val;
|
|
|
|
// Because the head won't be tracked properly until the ROB gets the
|
|
// first instruction, and any time that the ROB is empty and has not
|
|
// yet gotten the instruction, this function doesn't work.
|
|
// return numInstsInROB;
|
|
}
|
|
|
|
template <class Impl>
|
|
void
|
|
ROB<Impl>::insertInst(DynInstPtr &inst)
|
|
{
|
|
// Make sure we have the right number of instructions.
|
|
assert(numInstsInROB == countInsts());
|
|
// Make sure the instruction is valid.
|
|
assert(inst);
|
|
|
|
DPRINTF(ROB, "ROB: Adding inst PC %#x to the ROB.\n", inst->readPC());
|
|
|
|
// If the ROB is full then exit.
|
|
assert(numInstsInROB != numEntries);
|
|
|
|
++numInstsInROB;
|
|
|
|
// Increment the tail iterator, moving it one instruction back.
|
|
// There is a special case if the ROB was empty prior to this insertion,
|
|
// in which case the tail will be pointing at instList.end(). If that
|
|
// happens, then reset the tail to the beginning of the list.
|
|
if (tail != cpu->instList.end()) {
|
|
++tail;
|
|
} else {
|
|
tail = cpu->instList.begin();
|
|
}
|
|
|
|
// Make sure the tail iterator is actually pointing at the instruction
|
|
// added.
|
|
assert((*tail) == inst);
|
|
|
|
DPRINTF(ROB, "ROB: Now has %d instructions.\n", numInstsInROB);
|
|
|
|
}
|
|
|
|
// Whatever calls this function needs to ensure that it properly frees up
|
|
// registers prior to this function.
|
|
template <class Impl>
|
|
void
|
|
ROB<Impl>::retireHead()
|
|
{
|
|
assert(numInstsInROB == countInsts());
|
|
assert(numInstsInROB > 0);
|
|
|
|
// Get the head ROB instruction.
|
|
DynInstPtr head_inst = cpu->instList.front();
|
|
|
|
// Make certain this can retire.
|
|
assert(head_inst->readyToCommit());
|
|
|
|
DPRINTF(ROB, "ROB: Retiring head instruction of the ROB, "
|
|
"instruction PC %#x, seq num %i\n", head_inst->readPC(),
|
|
head_inst->seqNum);
|
|
|
|
// Keep track of how many instructions are in the ROB.
|
|
--numInstsInROB;
|
|
|
|
// Tell CPU to remove the instruction from the list of instructions.
|
|
// A special case is needed if the instruction being retired is the
|
|
// only instruction in the ROB; otherwise the tail iterator will become
|
|
// invalidated.
|
|
cpu->removeFrontInst(head_inst);
|
|
|
|
if (numInstsInROB == 0) {
|
|
tail = cpu->instList.end();
|
|
}
|
|
}
|
|
|
|
template <class Impl>
|
|
bool
|
|
ROB<Impl>::isHeadReady()
|
|
{
|
|
if (numInstsInROB != 0) {
|
|
return cpu->instList.front()->readyToCommit();
|
|
}
|
|
|
|
return false;
|
|
}
|
|
|
|
template <class Impl>
|
|
unsigned
|
|
ROB<Impl>::numFreeEntries()
|
|
{
|
|
assert(numInstsInROB == countInsts());
|
|
|
|
return numEntries - numInstsInROB;
|
|
}
|
|
|
|
template <class Impl>
|
|
void
|
|
ROB<Impl>::doSquash()
|
|
{
|
|
DPRINTF(ROB, "ROB: Squashing instructions.\n");
|
|
|
|
assert(squashIt != cpu->instList.end());
|
|
|
|
for (int numSquashed = 0;
|
|
numSquashed < squashWidth && (*squashIt)->seqNum != squashedSeqNum;
|
|
++numSquashed)
|
|
{
|
|
// Ensure that the instruction is younger.
|
|
assert((*squashIt)->seqNum > squashedSeqNum);
|
|
|
|
DPRINTF(ROB, "ROB: Squashing instruction PC %#x, seq num %i.\n",
|
|
(*squashIt)->readPC(), (*squashIt)->seqNum);
|
|
|
|
// Mark the instruction as squashed, and ready to commit so that
|
|
// it can drain out of the pipeline.
|
|
(*squashIt)->setSquashed();
|
|
|
|
(*squashIt)->setCanCommit();
|
|
|
|
// Special case for when squashing due to a syscall. It's possible
|
|
// that the squash happened after the head instruction was already
|
|
// committed, meaning that (*squashIt)->seqNum != squashedSeqNum
|
|
// will never be false. Normally the squash would never be able
|
|
// to go past the head of the ROB; in this case it might, so it
|
|
// must be handled otherwise it will segfault.
|
|
#ifndef FULL_SYSTEM
|
|
if (squashIt == cpu->instList.begin()) {
|
|
DPRINTF(ROB, "ROB: Reached head of instruction list while "
|
|
"squashing.\n");
|
|
|
|
squashIt = cpu->instList.end();
|
|
|
|
doneSquashing = true;
|
|
|
|
return;
|
|
}
|
|
#endif
|
|
|
|
// Move the tail iterator to the next instruction.
|
|
squashIt--;
|
|
}
|
|
|
|
|
|
// Check if ROB is done squashing.
|
|
if ((*squashIt)->seqNum == squashedSeqNum) {
|
|
DPRINTF(ROB, "ROB: Done squashing instructions.\n");
|
|
|
|
squashIt = cpu->instList.end();
|
|
|
|
doneSquashing = true;
|
|
}
|
|
}
|
|
|
|
template <class Impl>
|
|
void
|
|
ROB<Impl>::squash(InstSeqNum squash_num)
|
|
{
|
|
DPRINTF(ROB, "ROB: Starting to squash within the ROB.\n");
|
|
doneSquashing = false;
|
|
|
|
squashedSeqNum = squash_num;
|
|
|
|
assert(tail != cpu->instList.end());
|
|
|
|
squashIt = tail;
|
|
|
|
doSquash();
|
|
}
|
|
|
|
template <class Impl>
|
|
uint64_t
|
|
ROB<Impl>::readHeadPC()
|
|
{
|
|
assert(numInstsInROB == countInsts());
|
|
|
|
DynInstPtr head_inst = cpu->instList.front();
|
|
|
|
return head_inst->readPC();
|
|
}
|
|
|
|
template <class Impl>
|
|
uint64_t
|
|
ROB<Impl>::readHeadNextPC()
|
|
{
|
|
assert(numInstsInROB == countInsts());
|
|
|
|
DynInstPtr head_inst = cpu->instList.front();
|
|
|
|
return head_inst->readNextPC();
|
|
}
|
|
|
|
template <class Impl>
|
|
InstSeqNum
|
|
ROB<Impl>::readHeadSeqNum()
|
|
{
|
|
// Return the last sequence number that has not been squashed. Other
|
|
// stages can use it to squash any instructions younger than the current
|
|
// tail.
|
|
DynInstPtr head_inst = cpu->instList.front();
|
|
|
|
return head_inst->seqNum;
|
|
}
|
|
|
|
template <class Impl>
|
|
uint64_t
|
|
ROB<Impl>::readTailPC()
|
|
{
|
|
assert(numInstsInROB == countInsts());
|
|
|
|
assert(tail != cpu->instList.end());
|
|
|
|
return (*tail)->readPC();
|
|
}
|
|
|
|
template <class Impl>
|
|
InstSeqNum
|
|
ROB<Impl>::readTailSeqNum()
|
|
{
|
|
// Return the last sequence number that has not been squashed. Other
|
|
// stages can use it to squash any instructions younger than the current
|
|
// tail.
|
|
return (*tail)->seqNum;
|
|
}
|
|
|
|
#endif // __CPU_BETA_CPU_ROB_IMPL_HH__
|