13c005a8af
--HG-- rename : cpu/base_cpu.cc => cpu/base.cc rename : cpu/base_cpu.hh => cpu/base.hh rename : cpu/beta_cpu/2bit_local_pred.cc => cpu/o3/2bit_local_pred.cc rename : cpu/beta_cpu/2bit_local_pred.hh => cpu/o3/2bit_local_pred.hh rename : cpu/beta_cpu/alpha_full_cpu.cc => cpu/o3/alpha_cpu.cc rename : cpu/beta_cpu/alpha_full_cpu.hh => cpu/o3/alpha_cpu.hh rename : cpu/beta_cpu/alpha_full_cpu_builder.cc => cpu/o3/alpha_cpu_builder.cc rename : cpu/beta_cpu/alpha_full_cpu_impl.hh => cpu/o3/alpha_cpu_impl.hh rename : cpu/beta_cpu/alpha_dyn_inst.cc => cpu/o3/alpha_dyn_inst.cc rename : cpu/beta_cpu/alpha_dyn_inst.hh => cpu/o3/alpha_dyn_inst.hh rename : cpu/beta_cpu/alpha_dyn_inst_impl.hh => cpu/o3/alpha_dyn_inst_impl.hh rename : cpu/beta_cpu/alpha_impl.hh => cpu/o3/alpha_impl.hh rename : cpu/beta_cpu/alpha_params.hh => cpu/o3/alpha_params.hh rename : cpu/beta_cpu/bpred_unit.cc => cpu/o3/bpred_unit.cc rename : cpu/beta_cpu/bpred_unit.hh => cpu/o3/bpred_unit.hh rename : cpu/beta_cpu/bpred_unit_impl.hh => cpu/o3/bpred_unit_impl.hh rename : cpu/beta_cpu/btb.cc => cpu/o3/btb.cc rename : cpu/beta_cpu/btb.hh => cpu/o3/btb.hh rename : cpu/beta_cpu/comm.hh => cpu/o3/comm.hh rename : cpu/beta_cpu/commit.cc => cpu/o3/commit.cc rename : cpu/beta_cpu/commit.hh => cpu/o3/commit.hh rename : cpu/beta_cpu/commit_impl.hh => cpu/o3/commit_impl.hh rename : cpu/beta_cpu/full_cpu.cc => cpu/o3/cpu.cc rename : cpu/beta_cpu/full_cpu.hh => cpu/o3/cpu.hh rename : cpu/beta_cpu/cpu_policy.hh => cpu/o3/cpu_policy.hh rename : cpu/beta_cpu/decode.cc => cpu/o3/decode.cc rename : cpu/beta_cpu/decode.hh => cpu/o3/decode.hh rename : cpu/beta_cpu/decode_impl.hh => cpu/o3/decode_impl.hh rename : cpu/beta_cpu/fetch.cc => cpu/o3/fetch.cc rename : cpu/beta_cpu/fetch.hh => cpu/o3/fetch.hh rename : cpu/beta_cpu/fetch_impl.hh => cpu/o3/fetch_impl.hh rename : cpu/beta_cpu/free_list.cc => cpu/o3/free_list.cc rename : cpu/beta_cpu/free_list.hh => cpu/o3/free_list.hh rename : cpu/beta_cpu/iew.cc => cpu/o3/iew.cc rename : cpu/beta_cpu/iew.hh => cpu/o3/iew.hh rename : cpu/beta_cpu/iew_impl.hh => cpu/o3/iew_impl.hh rename : cpu/beta_cpu/inst_queue.cc => cpu/o3/inst_queue.cc rename : cpu/beta_cpu/inst_queue.hh => cpu/o3/inst_queue.hh rename : cpu/beta_cpu/inst_queue_impl.hh => cpu/o3/inst_queue_impl.hh rename : cpu/beta_cpu/mem_dep_unit.cc => cpu/o3/mem_dep_unit.cc rename : cpu/beta_cpu/mem_dep_unit.hh => cpu/o3/mem_dep_unit.hh rename : cpu/beta_cpu/mem_dep_unit_impl.hh => cpu/o3/mem_dep_unit_impl.hh rename : cpu/beta_cpu/ras.cc => cpu/o3/ras.cc rename : cpu/beta_cpu/ras.hh => cpu/o3/ras.hh rename : cpu/beta_cpu/regfile.hh => cpu/o3/regfile.hh rename : cpu/beta_cpu/rename.cc => cpu/o3/rename.cc rename : cpu/beta_cpu/rename.hh => cpu/o3/rename.hh rename : cpu/beta_cpu/rename_impl.hh => cpu/o3/rename_impl.hh rename : cpu/beta_cpu/rename_map.cc => cpu/o3/rename_map.cc rename : cpu/beta_cpu/rename_map.hh => cpu/o3/rename_map.hh rename : cpu/beta_cpu/rob.cc => cpu/o3/rob.cc rename : cpu/beta_cpu/rob.hh => cpu/o3/rob.hh rename : cpu/beta_cpu/rob_impl.hh => cpu/o3/rob_impl.hh rename : cpu/beta_cpu/sat_counter.cc => cpu/o3/sat_counter.cc rename : cpu/beta_cpu/sat_counter.hh => cpu/o3/sat_counter.hh rename : cpu/beta_cpu/store_set.cc => cpu/o3/store_set.cc rename : cpu/beta_cpu/store_set.hh => cpu/o3/store_set.hh rename : cpu/beta_cpu/tournament_pred.cc => cpu/o3/tournament_pred.cc rename : cpu/beta_cpu/tournament_pred.hh => cpu/o3/tournament_pred.hh rename : cpu/ooo_cpu/ooo_cpu.cc => cpu/ozone/cpu.cc rename : cpu/ooo_cpu/ooo_cpu.hh => cpu/ozone/cpu.hh rename : cpu/ooo_cpu/ooo_impl.hh => cpu/ozone/cpu_impl.hh rename : cpu/ooo_cpu/ea_list.cc => cpu/ozone/ea_list.cc rename : cpu/ooo_cpu/ea_list.hh => cpu/ozone/ea_list.hh rename : cpu/simple_cpu/simple_cpu.cc => cpu/simple/cpu.cc rename : cpu/simple_cpu/simple_cpu.hh => cpu/simple/cpu.hh rename : cpu/full_cpu/smt.hh => cpu/smt.hh rename : cpu/full_cpu/op_class.hh => encumbered/cpu/full/op_class.hh extra : convert_revision : c4a891d8d6d3e0e9e5ea56be47d851da44d8c032
162 lines
5.7 KiB
C++
162 lines
5.7 KiB
C++
/*
|
|
* Copyright (c) 2004-2005 The Regents of The University of Michigan
|
|
* All rights reserved.
|
|
*
|
|
* Redistribution and use in source and binary forms, with or without
|
|
* modification, are permitted provided that the following conditions are
|
|
* met: redistributions of source code must retain the above copyright
|
|
* notice, this list of conditions and the following disclaimer;
|
|
* redistributions in binary form must reproduce the above copyright
|
|
* notice, this list of conditions and the following disclaimer in the
|
|
* documentation and/or other materials provided with the distribution;
|
|
* neither the name of the copyright holders nor the names of its
|
|
* contributors may be used to endorse or promote products derived from
|
|
* this software without specific prior written permission.
|
|
*
|
|
* THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
|
|
* "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
|
|
* LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
|
|
* A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
|
|
* OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
|
|
* SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
|
|
* LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
|
|
* DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
|
|
* THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
|
|
* (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
|
|
* OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
|
*/
|
|
|
|
// Todo: Probably add in support for scheduling events (more than one as
|
|
// well) on the case of the ROB being empty or full. Considering tracking
|
|
// free entries instead of insts in ROB. Differentiate between squashing
|
|
// all instructions after the instruction, and all instructions after *and*
|
|
// including that instruction.
|
|
|
|
#ifndef __CPU_BETA_CPU_ROB_HH__
|
|
#define __CPU_BETA_CPU_ROB_HH__
|
|
|
|
#include <utility>
|
|
#include <vector>
|
|
|
|
/**
|
|
* ROB class. Uses the instruction list that exists within the CPU to
|
|
* represent the ROB. This class doesn't contain that list, but instead
|
|
* a pointer to the CPU to get access to the list. The ROB, in this first
|
|
* implementation, is largely what drives squashing.
|
|
*/
|
|
template <class Impl>
|
|
class ROB
|
|
{
|
|
public:
|
|
//Typedefs from the Impl.
|
|
typedef typename Impl::FullCPU FullCPU;
|
|
typedef typename Impl::DynInstPtr DynInstPtr;
|
|
|
|
typedef std::pair<RegIndex, PhysRegIndex> UnmapInfo_t;
|
|
typedef typename list<DynInstPtr>::iterator InstIt_t;
|
|
|
|
public:
|
|
/** ROB constructor.
|
|
* @params _numEntries Number of entries in ROB.
|
|
* @params _squashWidth Number of instructions that can be squashed in a
|
|
* single cycle.
|
|
*/
|
|
ROB(unsigned _numEntries, unsigned _squashWidth);
|
|
|
|
/** Function to set the CPU pointer, necessary due to which object the ROB
|
|
* is created within.
|
|
* @params cpu_ptr Pointer to the implementation specific full CPU object.
|
|
*/
|
|
void setCPU(FullCPU *cpu_ptr);
|
|
|
|
/** Function to insert an instruction into the ROB. The parameter inst is
|
|
* not truly required, but is useful for checking correctness. Note
|
|
* that whatever calls this function must ensure that there is enough
|
|
* space within the ROB for the new instruction.
|
|
* @params inst The instruction being inserted into the ROB.
|
|
* @todo Remove the parameter once correctness is ensured.
|
|
*/
|
|
void insertInst(DynInstPtr &inst);
|
|
|
|
/** Returns pointer to the head instruction within the ROB. There is
|
|
* no guarantee as to the return value if the ROB is empty.
|
|
* @retval Pointer to the DynInst that is at the head of the ROB.
|
|
*/
|
|
DynInstPtr readHeadInst() { return cpu->instList.front(); }
|
|
|
|
DynInstPtr readTailInst() { return (*tail); }
|
|
|
|
void retireHead();
|
|
|
|
bool isHeadReady();
|
|
|
|
unsigned numFreeEntries();
|
|
|
|
bool isFull()
|
|
{ return numInstsInROB == numEntries; }
|
|
|
|
bool isEmpty()
|
|
{ return numInstsInROB == 0; }
|
|
|
|
void doSquash();
|
|
|
|
void squash(InstSeqNum squash_num);
|
|
|
|
uint64_t readHeadPC();
|
|
|
|
uint64_t readHeadNextPC();
|
|
|
|
InstSeqNum readHeadSeqNum();
|
|
|
|
uint64_t readTailPC();
|
|
|
|
InstSeqNum readTailSeqNum();
|
|
|
|
/** Checks if the ROB is still in the process of squashing instructions.
|
|
* @retval Whether or not the ROB is done squashing.
|
|
*/
|
|
bool isDoneSquashing() const { return doneSquashing; }
|
|
|
|
/** This is more of a debugging function than anything. Use
|
|
* numInstsInROB to get the instructions in the ROB unless you are
|
|
* double checking that variable.
|
|
*/
|
|
int countInsts();
|
|
|
|
private:
|
|
|
|
/** Pointer to the CPU. */
|
|
FullCPU *cpu;
|
|
|
|
/** Number of instructions in the ROB. */
|
|
unsigned numEntries;
|
|
|
|
/** Number of instructions that can be squashed in a single cycle. */
|
|
unsigned squashWidth;
|
|
|
|
/** Iterator pointing to the instruction which is the last instruction
|
|
* in the ROB. This may at times be invalid (ie when the ROB is empty),
|
|
* however it should never be incorrect.
|
|
*/
|
|
InstIt_t tail;
|
|
|
|
/** Iterator used for walking through the list of instructions when
|
|
* squashing. Used so that there is persistent state between cycles;
|
|
* when squashing, the instructions are marked as squashed but not
|
|
* immediately removed, meaning the tail iterator remains the same before
|
|
* and after a squash.
|
|
* This will always be set to cpu->instList.end() if it is invalid.
|
|
*/
|
|
InstIt_t squashIt;
|
|
|
|
/** Number of instructions in the ROB. */
|
|
int numInstsInROB;
|
|
|
|
/** The sequence number of the squashed instruction. */
|
|
InstSeqNum squashedSeqNum;
|
|
|
|
/** Is the ROB done squashing. */
|
|
bool doneSquashing;
|
|
};
|
|
|
|
#endif //__CPU_BETA_CPU_ROB_HH__
|