02f69b94c5
and started cleaning up config files. arch/alpha/isa_desc: Made implementation of cttz and ctlz more compact base/remote_gdb.cc: Added comment about PALcode debugger accesses dev/baddev.cc: dev/baddev.hh: dev/ide_ctrl.cc: dev/ide_ctrl.hh: dev/pciconfigall.cc: dev/pciconfigall.hh: dev/tsunami_cchip.cc: dev/tsunami_cchip.hh: dev/tsunami_io.cc: dev/tsunami_io.hh: dev/tsunami_pchip.cc: dev/tsunami_pchip.hh: dev/tsunami_uart.cc: dev/tsunami_uart.hh: Cleaned up includes and changed device from FunctionalMemory to PioDevice for detailed boot dev/ns_gige.cc: The ethernet dev uses two BARs, and the first bars size was being set incorrectly. dev/tsunamireg.h: I don't know why we were using the superpage as the PCI memory addr. Changed and works correctly with detailed boot. --HG-- extra : convert_revision : b535e76612cb90b544305dc1aa8c5e0e774564bd
91 lines
2.8 KiB
C++
91 lines
2.8 KiB
C++
/*
|
|
* Copyright (c) 2004 The Regents of The University of Michigan
|
|
* All rights reserved.
|
|
*
|
|
* Redistribution and use in source and binary forms, with or without
|
|
* modification, are permitted provided that the following conditions are
|
|
* met: redistributions of source code must retain the above copyright
|
|
* notice, this list of conditions and the following disclaimer;
|
|
* redistributions in binary form must reproduce the above copyright
|
|
* notice, this list of conditions and the following disclaimer in the
|
|
* documentation and/or other materials provided with the distribution;
|
|
* neither the name of the copyright holders nor the names of its
|
|
* contributors may be used to endorse or promote products derived from
|
|
* this software without specific prior written permission.
|
|
*
|
|
* THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
|
|
* "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
|
|
* LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
|
|
* A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
|
|
* OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
|
|
* SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
|
|
* LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
|
|
* DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
|
|
* THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
|
|
* (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
|
|
* OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
|
*/
|
|
|
|
/* @file
|
|
* Tsunami UART
|
|
*/
|
|
|
|
#ifndef __TSUNAMI_UART_HH__
|
|
#define __TSUNAMI_UART_HH__
|
|
|
|
#include "dev/tsunamireg.h"
|
|
#include "base/range.hh"
|
|
#include "dev/io_device.hh"
|
|
|
|
class SimConsole;
|
|
|
|
/*
|
|
* Tsunami UART
|
|
*/
|
|
class TsunamiUart : public PioDevice
|
|
{
|
|
private:
|
|
Addr addr;
|
|
static const Addr size = 0x8;
|
|
|
|
|
|
protected:
|
|
SimConsole *cons;
|
|
int status_store;
|
|
uint8_t next_char;
|
|
bool valid_char;
|
|
uint8_t IER;
|
|
|
|
class IntrEvent : public Event
|
|
{
|
|
protected:
|
|
TsunamiUart *uart;
|
|
public:
|
|
IntrEvent(TsunamiUart *u);
|
|
virtual void process();
|
|
virtual const char *description();
|
|
void scheduleIntr();
|
|
};
|
|
|
|
IntrEvent intrEvent;
|
|
|
|
public:
|
|
TsunamiUart(const string &name, SimConsole *c, MemoryController *mmu,
|
|
Addr a, HierParams *hier, Bus *bus);
|
|
|
|
Fault read(MemReqPtr &req, uint8_t *data);
|
|
Fault write(MemReqPtr &req, const uint8_t *data);
|
|
|
|
|
|
virtual void serialize(std::ostream &os);
|
|
virtual void unserialize(Checkpoint *cp, const std::string §ion);
|
|
|
|
/**
|
|
* Return how long this access will take.
|
|
* @param req the memory request to calcuate
|
|
* @return Tick when the request is done
|
|
*/
|
|
Tick cacheAccess(MemReqPtr &req);
|
|
};
|
|
|
|
#endif // __TSUNAMI_UART_HH__
|