6629d9b2bc
Previously there was one per bus, which caused some coherence problems when more than one decided to respond. Now there is just one on the main memory bus. The default bus responder on all other buses is now the downstream cache's cpu_side port. Caches no longer need to do address range filtering; instead, we just have a simple flag to prevent snoops from propagating to the I/O bus.
171 lines
6.2 KiB
Python
171 lines
6.2 KiB
Python
# Copyright (c) 2006-2007 The Regents of The University of Michigan
|
|
# All rights reserved.
|
|
#
|
|
# Redistribution and use in source and binary forms, with or without
|
|
# modification, are permitted provided that the following conditions are
|
|
# met: redistributions of source code must retain the above copyright
|
|
# notice, this list of conditions and the following disclaimer;
|
|
# redistributions in binary form must reproduce the above copyright
|
|
# notice, this list of conditions and the following disclaimer in the
|
|
# documentation and/or other materials provided with the distribution;
|
|
# neither the name of the copyright holders nor the names of its
|
|
# contributors may be used to endorse or promote products derived from
|
|
# this software without specific prior written permission.
|
|
#
|
|
# THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
|
|
# "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
|
|
# LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
|
|
# A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
|
|
# OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
|
|
# SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
|
|
# LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
|
|
# DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
|
|
# THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
|
|
# (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
|
|
# OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
|
#
|
|
# Authors: Ali Saidi
|
|
|
|
import optparse, os, sys
|
|
|
|
import m5
|
|
|
|
if not m5.build_env['FULL_SYSTEM']:
|
|
m5.fatal("This script requires full-system mode (*_FS).")
|
|
|
|
from m5.objects import *
|
|
m5.AddToPath('../common')
|
|
from FSConfig import *
|
|
from SysPaths import *
|
|
from Benchmarks import *
|
|
import Simulation
|
|
from Caches import *
|
|
|
|
# Get paths we might need. It's expected this file is in m5/configs/example.
|
|
config_path = os.path.dirname(os.path.abspath(__file__))
|
|
config_root = os.path.dirname(config_path)
|
|
|
|
parser = optparse.OptionParser()
|
|
|
|
# System options
|
|
parser.add_option("--kernel", action="store", type="string")
|
|
parser.add_option("--script", action="store", type="string")
|
|
|
|
# Benchmark options
|
|
parser.add_option("--dual", action="store_true",
|
|
help="Simulate two systems attached with an ethernet link")
|
|
parser.add_option("-b", "--benchmark", action="store", type="string",
|
|
dest="benchmark",
|
|
help="Specify the benchmark to run. Available benchmarks: %s"\
|
|
% DefinedBenchmarks)
|
|
|
|
# Metafile options
|
|
parser.add_option("--etherdump", action="store", type="string", dest="etherdump",
|
|
help="Specify the filename to dump a pcap capture of the" \
|
|
"ethernet traffic")
|
|
|
|
execfile(os.path.join(config_root, "common", "Options.py"))
|
|
|
|
(options, args) = parser.parse_args()
|
|
|
|
if args:
|
|
print "Error: script doesn't take any positional arguments"
|
|
sys.exit(1)
|
|
|
|
# driver system CPU is always simple... note this is an assignment of
|
|
# a class, not an instance.
|
|
DriveCPUClass = AtomicSimpleCPU
|
|
drive_mem_mode = 'atomic'
|
|
|
|
# system under test can be any CPU
|
|
(TestCPUClass, test_mem_mode, FutureClass) = Simulation.setCPUClass(options)
|
|
|
|
TestCPUClass.clock = '2GHz'
|
|
DriveCPUClass.clock = '2GHz'
|
|
|
|
if options.benchmark:
|
|
try:
|
|
bm = Benchmarks[options.benchmark]
|
|
except KeyError:
|
|
print "Error benchmark %s has not been defined." % options.benchmark
|
|
print "Valid benchmarks are: %s" % DefinedBenchmarks
|
|
sys.exit(1)
|
|
else:
|
|
if options.dual:
|
|
bm = [SysConfig(), SysConfig()]
|
|
else:
|
|
bm = [SysConfig()]
|
|
|
|
if m5.build_env['TARGET_ISA'] == "alpha":
|
|
test_sys = makeLinuxAlphaSystem(test_mem_mode, bm[0])
|
|
elif m5.build_env['TARGET_ISA'] == "mips":
|
|
test_sys = makeLinuxMipsSystem(test_mem_mode, bm[0])
|
|
elif m5.build_env['TARGET_ISA'] == "sparc":
|
|
test_sys = makeSparcSystem(test_mem_mode, bm[0])
|
|
elif m5.build_env['TARGET_ISA'] == "x86":
|
|
test_sys = makeLinuxX86System(test_mem_mode, bm[0])
|
|
else:
|
|
m5.fatal("incapable of building non-alpha or non-sparc full system!")
|
|
|
|
if options.kernel is not None:
|
|
test_sys.kernel = binary(options.kernel)
|
|
|
|
if options.script is not None:
|
|
test_sys.readfile = options.script
|
|
|
|
np = options.num_cpus
|
|
|
|
if options.l2cache:
|
|
test_sys.l2 = L2Cache(size = '2MB')
|
|
test_sys.tol2bus = Bus()
|
|
test_sys.l2.cpu_side = test_sys.tol2bus.port
|
|
test_sys.l2.mem_side = test_sys.membus.port
|
|
|
|
test_sys.cpu = [TestCPUClass(cpu_id=i) for i in xrange(np)]
|
|
|
|
if options.caches:
|
|
test_sys.bridge.filter_ranges_a=[AddrRange(0, Addr.max)]
|
|
test_sys.bridge.filter_ranges_b=[AddrRange(0, size='8GB')]
|
|
test_sys.iocache = IOCache(addr_range=AddrRange(0, size='8GB'))
|
|
test_sys.iocache.cpu_side = test_sys.iobus.port
|
|
test_sys.iocache.mem_side = test_sys.membus.port
|
|
|
|
for i in xrange(np):
|
|
if options.caches:
|
|
test_sys.cpu[i].addPrivateSplitL1Caches(L1Cache(size = '32kB'),
|
|
L1Cache(size = '64kB'))
|
|
if options.l2cache:
|
|
test_sys.cpu[i].connectMemPorts(test_sys.tol2bus)
|
|
else:
|
|
test_sys.cpu[i].connectMemPorts(test_sys.membus)
|
|
|
|
if options.fastmem:
|
|
test_sys.cpu[i].physmem_port = test_sys.physmem.port
|
|
|
|
if m5.build_env['TARGET_ISA'] == 'mips':
|
|
setMipsOptions(TestCPUClass)
|
|
|
|
if len(bm) == 2:
|
|
if m5.build_env['TARGET_ISA'] == 'alpha':
|
|
drive_sys = makeLinuxAlphaSystem(drive_mem_mode, bm[1])
|
|
elif m5.build_env['TARGET_ISA'] == 'mips':
|
|
drive_sys = makeLinuxMipsSystem(drive_mem_mode, bm[1])
|
|
elif m5.build_env['TARGET_ISA'] == 'sparc':
|
|
drive_sys = makeSparcSystem(drive_mem_mode, bm[1])
|
|
elif m5.build.env['TARGET_ISA'] == 'x86':
|
|
drive_sys = makeX86System(drive_mem_mode, bm[1])
|
|
drive_sys.cpu = DriveCPUClass(cpu_id=0)
|
|
drive_sys.cpu.connectMemPorts(drive_sys.membus)
|
|
if options.fastmem:
|
|
drive_sys.cpu.physmem_port = drive_sys.physmem.port
|
|
if options.kernel is not None:
|
|
drive_sys.kernel = binary(options.kernel)
|
|
|
|
root = makeDualRoot(test_sys, drive_sys, options.etherdump)
|
|
elif len(bm) == 1:
|
|
root = Root(system=test_sys)
|
|
else:
|
|
print "Error I don't know how to create more than 2 systems."
|
|
sys.exit(1)
|
|
|
|
Simulation.run(options, root, test_sys, FutureClass)
|