a8b03e4d01
arch/alpha/isa/decoder.isa: Make IPR accessing instructions serializing so they are not issued incorrectly in the O3 model. arch/alpha/isa/pal.isa: Allow IPR instructions to have flags. base/traceflags.py: Include new trace flags from the two new CPU models. cpu/SConscript: Create the templates for the split mem accessor methods. Also include the new files from the new models (the Ozone model will be checked in next). cpu/base_dyn_inst.cc: cpu/base_dyn_inst.hh: Update to the BaseDynInst for the new models. --HG-- extra : convert_revision : cc82db9c72ec3e29cea4c3fdff74a3843e287a35
80 lines
3 KiB
C++
80 lines
3 KiB
C++
/*
|
|
* Copyright (c) 2004-2005 The Regents of The University of Michigan
|
|
* All rights reserved.
|
|
*
|
|
* Redistribution and use in source and binary forms, with or without
|
|
* modification, are permitted provided that the following conditions are
|
|
* met: redistributions of source code must retain the above copyright
|
|
* notice, this list of conditions and the following disclaimer;
|
|
* redistributions in binary form must reproduce the above copyright
|
|
* notice, this list of conditions and the following disclaimer in the
|
|
* documentation and/or other materials provided with the distribution;
|
|
* neither the name of the copyright holders nor the names of its
|
|
* contributors may be used to endorse or promote products derived from
|
|
* this software without specific prior written permission.
|
|
*
|
|
* THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
|
|
* "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
|
|
* LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
|
|
* A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
|
|
* OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
|
|
* SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
|
|
* LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
|
|
* DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
|
|
* THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
|
|
* (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
|
|
* OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
|
*/
|
|
|
|
#ifndef __CPU_O3_ALPHA_IMPL_HH__
|
|
#define __CPU_O3_ALPHA_IMPL_HH__
|
|
|
|
#include "arch/alpha/isa_traits.hh"
|
|
|
|
#include "cpu/o3/alpha_params.hh"
|
|
#include "cpu/o3/cpu_policy.hh"
|
|
|
|
// Forward declarations.
|
|
template <class Impl>
|
|
class AlphaDynInst;
|
|
|
|
template <class Impl>
|
|
class AlphaFullCPU;
|
|
|
|
/** Implementation specific struct that defines several key types to the
|
|
* CPU, the stages within the CPU, the time buffers, and the DynInst.
|
|
* The struct defines the ISA, the CPU policy, the specific DynInst, the
|
|
* specific FullCPU, and all of the structs from the time buffers to do
|
|
* communication.
|
|
* This is one of the key things that must be defined for each hardware
|
|
* specific CPU implementation.
|
|
*/
|
|
struct AlphaSimpleImpl
|
|
{
|
|
/** The type of MachInst. */
|
|
typedef TheISA::MachInst MachInst;
|
|
|
|
/** The CPU policy to be used, which defines all of the CPU stages. */
|
|
typedef SimpleCPUPolicy<AlphaSimpleImpl> CPUPol;
|
|
|
|
/** The DynInst type to be used. */
|
|
typedef AlphaDynInst<AlphaSimpleImpl> DynInst;
|
|
|
|
/** The refcounted DynInst pointer to be used. In most cases this is
|
|
* what should be used, and not DynInst *.
|
|
*/
|
|
typedef RefCountingPtr<DynInst> DynInstPtr;
|
|
|
|
/** The FullCPU type to be used. */
|
|
typedef AlphaFullCPU<AlphaSimpleImpl> FullCPU;
|
|
|
|
/** The Params to be passed to each stage. */
|
|
typedef AlphaSimpleParams Params;
|
|
|
|
enum {
|
|
MaxWidth = 8,
|
|
MaxThreads = 4
|
|
};
|
|
};
|
|
|
|
#endif // __CPU_O3_ALPHA_IMPL_HH__
|