782fb42992
configuration unnecessarily awkward. Biggest changes are: - External and internal object names now match in all cases. The macros still allow them to be different; the only reason I didn't get rid of that is that the macros themselves should be going away soon. In the few conflicting cases, I sometimes renamed the C++ object and sometimes renamed the config object. The latter sets of substitions are: s/BaseBus/Bus/; s/MemoryObject/FunctionalMemory/; s/MemoryControl/MemoryController/; s/FUPool/FuncUnitPool/; - SamplingCPU is temporarily broken... we need to change the model of how this works in the .ini file. Having it as a CPU proxy is really awkward. arch/alpha/alpha_memory.cc: arch/alpha/alpha_memory.hh: cpu/simple_cpu/simple_cpu.cc: sim/process.cc: Rename objects to match config name. cpu/base_cpu.cc: Uncomment SimObject define since SamplingCPU no longer does this for us. dev/ethertap.cc: Use unsigned instead of uint16_t for params. kern/tru64/tru64_system.cc: Use unsigned instead of uint64_t for init_param param. test/paramtest.cc: Fix old SimObjectParam. --HG-- extra : convert_revision : 378ebbc6a71ad0694501d09979a44d111a59e8dc
124 lines
4.1 KiB
C++
124 lines
4.1 KiB
C++
/*
|
|
* Copyright (c) 2003 The Regents of The University of Michigan
|
|
* All rights reserved.
|
|
*
|
|
* Redistribution and use in source and binary forms, with or without
|
|
* modification, are permitted provided that the following conditions are
|
|
* met: redistributions of source code must retain the above copyright
|
|
* notice, this list of conditions and the following disclaimer;
|
|
* redistributions in binary form must reproduce the above copyright
|
|
* notice, this list of conditions and the following disclaimer in the
|
|
* documentation and/or other materials provided with the distribution;
|
|
* neither the name of the copyright holders nor the names of its
|
|
* contributors may be used to endorse or promote products derived from
|
|
* this software without specific prior written permission.
|
|
*
|
|
* THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
|
|
* "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
|
|
* LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
|
|
* A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
|
|
* OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
|
|
* SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
|
|
* LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
|
|
* DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
|
|
* THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
|
|
* (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
|
|
* OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
|
*/
|
|
|
|
#ifndef __ALPHA_MEMORY_HH__
|
|
#define __ALPHA_MEMORY_HH__
|
|
|
|
#include <map>
|
|
|
|
#include "mem/mem_req.hh"
|
|
#include "sim/sim_object.hh"
|
|
#include "base/statistics.hh"
|
|
|
|
class ExecContext;
|
|
|
|
class AlphaTLB : public SimObject
|
|
{
|
|
protected:
|
|
typedef std::multimap<Addr, int> PageTable;
|
|
PageTable lookupTable; // Quick lookup into page table
|
|
|
|
AlphaISA::PTE *table; // the Page Table
|
|
int size; // TLB Size
|
|
int nlu; // not last used entry (for replacement)
|
|
|
|
void nextnlu() { if (++nlu >= size) nlu = 0; }
|
|
AlphaISA::PTE *lookup(Addr vpn, uint8_t asn) const;
|
|
|
|
public:
|
|
AlphaTLB(const std::string &name, int size);
|
|
virtual ~AlphaTLB();
|
|
|
|
int getsize() const { return size; }
|
|
|
|
AlphaISA::PTE &index(bool advance = true);
|
|
void insert(Addr vaddr, AlphaISA::PTE &pte);
|
|
|
|
void flushAll();
|
|
void flushProcesses();
|
|
void flushAddr(Addr addr, uint8_t asn);
|
|
|
|
// static helper functions... really EV5 VM traits
|
|
static bool validVirtualAddress(Addr vaddr) {
|
|
// unimplemented bits must be all 0 or all 1
|
|
Addr unimplBits = vaddr & VA_UNIMPL_MASK;
|
|
return (unimplBits == 0) || (unimplBits == VA_UNIMPL_MASK);
|
|
}
|
|
|
|
static void checkCacheability(MemReqPtr &req);
|
|
|
|
// Checkpointing
|
|
virtual void serialize(std::ostream &os);
|
|
virtual void unserialize(Checkpoint *cp, const std::string §ion);
|
|
};
|
|
|
|
class AlphaITB : public AlphaTLB
|
|
{
|
|
protected:
|
|
mutable Statistics::Scalar<> hits;
|
|
mutable Statistics::Scalar<> misses;
|
|
mutable Statistics::Scalar<> acv;
|
|
mutable Statistics::Formula accesses;
|
|
|
|
protected:
|
|
void fault(Addr pc, ExecContext *xc) const;
|
|
|
|
public:
|
|
AlphaITB(const std::string &name, int size);
|
|
virtual void regStats();
|
|
|
|
Fault translate(MemReqPtr &req) const;
|
|
};
|
|
|
|
class AlphaDTB : public AlphaTLB
|
|
{
|
|
protected:
|
|
mutable Statistics::Scalar<> read_hits;
|
|
mutable Statistics::Scalar<> read_misses;
|
|
mutable Statistics::Scalar<> read_acv;
|
|
mutable Statistics::Scalar<> read_accesses;
|
|
mutable Statistics::Scalar<> write_hits;
|
|
mutable Statistics::Scalar<> write_misses;
|
|
mutable Statistics::Scalar<> write_acv;
|
|
mutable Statistics::Scalar<> write_accesses;
|
|
Statistics::Formula hits;
|
|
Statistics::Formula misses;
|
|
Statistics::Formula acv;
|
|
Statistics::Formula accesses;
|
|
|
|
protected:
|
|
void fault(Addr pc, uint64_t flags, ExecContext *xc) const;
|
|
|
|
public:
|
|
AlphaDTB(const std::string &name, int size);
|
|
virtual void regStats();
|
|
|
|
Fault translate(MemReqPtr &req, bool write) const;
|
|
};
|
|
|
|
#endif // __ALPHA_MEMORY_HH__
|