4ed184eade
into zamp.eecs.umich.edu:/z/ktlim2/clean/o3-merge/newmem configs/boot/micro_memlat.rcS: configs/boot/micro_tlblat.rcS: src/arch/alpha/ev5.cc: src/arch/alpha/isa/decoder.isa: src/arch/alpha/isa_traits.hh: src/cpu/base.cc: src/cpu/base.hh: src/cpu/base_dyn_inst.hh: src/cpu/checker/cpu.hh: src/cpu/checker/cpu_impl.hh: src/cpu/o3/alpha/cpu_impl.hh: src/cpu/o3/alpha/params.hh: src/cpu/o3/checker_builder.cc: src/cpu/o3/commit_impl.hh: src/cpu/o3/cpu.cc: src/cpu/o3/decode_impl.hh: src/cpu/o3/fetch_impl.hh: src/cpu/o3/iew.hh: src/cpu/o3/iew_impl.hh: src/cpu/o3/inst_queue.hh: src/cpu/o3/lsq.hh: src/cpu/o3/lsq_impl.hh: src/cpu/o3/lsq_unit.hh: src/cpu/o3/lsq_unit_impl.hh: src/cpu/o3/regfile.hh: src/cpu/o3/rename_impl.hh: src/cpu/o3/thread_state.hh: src/cpu/ozone/checker_builder.cc: src/cpu/ozone/cpu.hh: src/cpu/ozone/cpu_impl.hh: src/cpu/ozone/front_end.hh: src/cpu/ozone/front_end_impl.hh: src/cpu/ozone/lw_back_end.hh: src/cpu/ozone/lw_back_end_impl.hh: src/cpu/ozone/lw_lsq.hh: src/cpu/ozone/lw_lsq_impl.hh: src/cpu/ozone/thread_state.hh: src/cpu/simple/base.cc: src/cpu/simple_thread.cc: src/cpu/simple_thread.hh: src/cpu/thread_state.hh: src/dev/ide_disk.cc: src/python/m5/objects/O3CPU.py: src/python/m5/objects/Root.py: src/python/m5/objects/System.py: src/sim/pseudo_inst.cc: src/sim/pseudo_inst.hh: src/sim/system.hh: util/m5/m5.c: Hand merge. --HG-- rename : arch/alpha/ev5.cc => src/arch/alpha/ev5.cc rename : arch/alpha/freebsd/system.cc => src/arch/alpha/freebsd/system.cc rename : arch/alpha/isa/decoder.isa => src/arch/alpha/isa/decoder.isa rename : arch/alpha/isa/mem.isa => src/arch/alpha/isa/mem.isa rename : arch/alpha/isa_traits.hh => src/arch/alpha/isa_traits.hh rename : arch/alpha/linux/system.cc => src/arch/alpha/linux/system.cc rename : arch/alpha/system.cc => src/arch/alpha/system.cc rename : arch/alpha/tru64/system.cc => src/arch/alpha/tru64/system.cc rename : cpu/base.cc => src/cpu/base.cc rename : cpu/base.hh => src/cpu/base.hh rename : cpu/base_dyn_inst.hh => src/cpu/base_dyn_inst.hh rename : cpu/checker/cpu.hh => src/cpu/checker/cpu.hh rename : cpu/checker/cpu.cc => src/cpu/checker/cpu_impl.hh rename : cpu/o3/alpha_cpu_builder.cc => src/cpu/o3/alpha/cpu_builder.cc rename : cpu/checker/o3_cpu_builder.cc => src/cpu/o3/checker_builder.cc rename : cpu/o3/commit_impl.hh => src/cpu/o3/commit_impl.hh rename : cpu/o3/cpu.cc => src/cpu/o3/cpu.cc rename : cpu/o3/fetch_impl.hh => src/cpu/o3/fetch_impl.hh rename : cpu/o3/iew.hh => src/cpu/o3/iew.hh rename : cpu/o3/iew_impl.hh => src/cpu/o3/iew_impl.hh rename : cpu/o3/inst_queue.hh => src/cpu/o3/inst_queue.hh rename : cpu/o3/inst_queue_impl.hh => src/cpu/o3/inst_queue_impl.hh rename : cpu/o3/lsq_impl.hh => src/cpu/o3/lsq_impl.hh rename : cpu/o3/lsq_unit.hh => src/cpu/o3/lsq_unit.hh rename : cpu/o3/lsq_unit_impl.hh => src/cpu/o3/lsq_unit_impl.hh rename : cpu/o3/mem_dep_unit_impl.hh => src/cpu/o3/mem_dep_unit_impl.hh rename : cpu/o3/rename.hh => src/cpu/o3/rename.hh rename : cpu/o3/rename_impl.hh => src/cpu/o3/rename_impl.hh rename : cpu/o3/thread_state.hh => src/cpu/o3/thread_state.hh rename : cpu/o3/tournament_pred.cc => src/cpu/o3/tournament_pred.cc rename : cpu/o3/tournament_pred.hh => src/cpu/o3/tournament_pred.hh rename : cpu/checker/cpu_builder.cc => src/cpu/ozone/checker_builder.cc rename : cpu/ozone/cpu.hh => src/cpu/ozone/cpu.hh rename : cpu/ozone/cpu_builder.cc => src/cpu/ozone/cpu_builder.cc rename : cpu/ozone/cpu_impl.hh => src/cpu/ozone/cpu_impl.hh rename : cpu/ozone/front_end.hh => src/cpu/ozone/front_end.hh rename : cpu/ozone/front_end_impl.hh => src/cpu/ozone/front_end_impl.hh rename : cpu/ozone/inorder_back_end_impl.hh => src/cpu/ozone/inorder_back_end_impl.hh rename : cpu/ozone/inst_queue_impl.hh => src/cpu/ozone/inst_queue_impl.hh rename : cpu/ozone/lw_back_end.hh => src/cpu/ozone/lw_back_end.hh rename : cpu/ozone/lw_back_end_impl.hh => src/cpu/ozone/lw_back_end_impl.hh rename : cpu/ozone/lw_lsq.hh => src/cpu/ozone/lw_lsq.hh rename : cpu/ozone/lw_lsq_impl.hh => src/cpu/ozone/lw_lsq_impl.hh rename : cpu/ozone/simple_params.hh => src/cpu/ozone/simple_params.hh rename : cpu/ozone/thread_state.hh => src/cpu/ozone/thread_state.hh rename : cpu/simple/cpu.cc => src/cpu/simple/base.cc rename : cpu/cpu_exec_context.cc => src/cpu/simple_thread.cc rename : cpu/thread_state.hh => src/cpu/thread_state.hh rename : dev/ide_disk.hh => src/dev/ide_disk.hh rename : python/m5/objects/BaseCPU.py => src/python/m5/objects/BaseCPU.py rename : python/m5/objects/AlphaFullCPU.py => src/python/m5/objects/O3CPU.py rename : python/m5/objects/OzoneCPU.py => src/python/m5/objects/OzoneCPU.py rename : python/m5/objects/Root.py => src/python/m5/objects/Root.py rename : python/m5/objects/System.py => src/python/m5/objects/System.py rename : sim/eventq.hh => src/sim/eventq.hh rename : sim/pseudo_inst.cc => src/sim/pseudo_inst.cc rename : sim/pseudo_inst.hh => src/sim/pseudo_inst.hh rename : sim/serialize.cc => src/sim/serialize.cc rename : sim/stat_control.cc => src/sim/stat_control.cc rename : sim/stat_control.hh => src/sim/stat_control.hh rename : sim/system.hh => src/sim/system.hh extra : convert_revision : 135d90e43f6cea89f9460ba4e23f4b0b85886e7d
225 lines
5.4 KiB
ArmAsm
225 lines
5.4 KiB
ArmAsm
/*
|
|
* Copyright (c) 2003-2006 The Regents of The University of Michigan
|
|
* All rights reserved.
|
|
*
|
|
* Redistribution and use in source and binary forms, with or without
|
|
* modification, are permitted provided that the following conditions are
|
|
* met: redistributions of source code must retain the above copyright
|
|
* notice, this list of conditions and the following disclaimer;
|
|
* redistributions in binary form must reproduce the above copyright
|
|
* notice, this list of conditions and the following disclaimer in the
|
|
* documentation and/or other materials provided with the distribution;
|
|
* neither the name of the copyright holders nor the names of its
|
|
* contributors may be used to endorse or promote products derived from
|
|
* this software without specific prior written permission.
|
|
*
|
|
* THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
|
|
* "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
|
|
* LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
|
|
* A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
|
|
* OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
|
|
* SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
|
|
* LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
|
|
* DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
|
|
* THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
|
|
* (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
|
|
* OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
|
*
|
|
* Authors: Nathan Binkert
|
|
* Ali Saidi
|
|
*/
|
|
|
|
#define m5_op 0x01
|
|
|
|
#define arm_func 0x00
|
|
#define quiesce_func 0x01
|
|
#define quiescens_func 0x02
|
|
#define quiescecycle_func 0x03
|
|
#define quiescetime_func 0x04
|
|
#define ivlb_func 0x10
|
|
#define ivle_func 0x11
|
|
#define exit_old_func 0x20 // deprectated!
|
|
#define exit_func 0x21
|
|
#define initparam_func 0x30
|
|
#define loadsymbol_func 0x31
|
|
#define resetstats_func 0x40
|
|
#define dumpstats_func 0x41
|
|
#define dumprststats_func 0x42
|
|
#define ckpt_func 0x43
|
|
#define readfile_func 0x50
|
|
#define debugbreak_func 0x51
|
|
#define switchcpu_func 0x52
|
|
#define addsymbol_func 0x53
|
|
#define panic_func 0x54
|
|
#define anbegin_func 0x55
|
|
#define anwait_func 0x56
|
|
|
|
#define INST(op, ra, rb, func) \
|
|
.long (((op) << 26) | ((ra) << 21) | ((rb) << 16) | (func))
|
|
|
|
#define LEAF(func) \
|
|
.align 3; \
|
|
.globl func; \
|
|
.ent func; \
|
|
func:
|
|
|
|
#define RET \
|
|
ret ($26)
|
|
|
|
#define END(func) \
|
|
.end func
|
|
|
|
#define ARM(reg) INST(m5_op, reg, 0, arm_func)
|
|
#define QUIESCE INST(m5_op, 0, 0, quiesce_func)
|
|
#define QUIESCENS(r1) INST(m5_op, r1, 0, quiescens_func)
|
|
#define QUIESCECYC(r1) INST(m5_op, r1, 0, quiescecycle_func)
|
|
#define QUIESCETIME INST(m5_op, 0, 0, quiescetime_func)
|
|
#define IVLB(reg) INST(m5_op, reg, 0, ivlb_func)
|
|
#define IVLE(reg) INST(m5_op, reg, 0, ivle_func)
|
|
#define M5EXIT(reg) INST(m5_op, reg, 0, exit_func)
|
|
#define INITPARAM(reg) INST(m5_op, reg, 0, initparam_func)
|
|
#define LOADSYMBOL(reg) INST(m5_op, reg, 0, loadsymbol_func)
|
|
#define RESET_STATS(r1, r2) INST(m5_op, r1, r2, resetstats_func)
|
|
#define DUMP_STATS(r1, r2) INST(m5_op, r1, r2, dumpstats_func)
|
|
#define DUMPRST_STATS(r1, r2) INST(m5_op, r1, r2, dumprststats_func)
|
|
#define CHECKPOINT(r1, r2) INST(m5_op, r1, r2, ckpt_func)
|
|
#define READFILE INST(m5_op, 0, 0, readfile_func)
|
|
#define DEBUGBREAK INST(m5_op, 0, 0, debugbreak_func)
|
|
#define SWITCHCPU INST(m5_op, 0, 0, switchcpu_func)
|
|
#define ADDSYMBOL(r1,r2) INST(m5_op, r1, r2, addsymbol_func)
|
|
#define PANIC INST(m5_op, 0, 0, panic_func)
|
|
#define AN_BEGIN(r1) INST(m5_op, r1, 0, anbegin_func)
|
|
#define AN_WAIT(r1,r2) INST(m5_op, r1, r2, anwait_func)
|
|
|
|
.set noreorder
|
|
|
|
.align 4
|
|
LEAF(arm)
|
|
ARM(16)
|
|
RET
|
|
END(arm)
|
|
|
|
.align 4
|
|
LEAF(quiesce)
|
|
QUIESCE
|
|
RET
|
|
END(quiesce)
|
|
|
|
.align 4
|
|
LEAF(quiesceNs)
|
|
QUIESCENS(16)
|
|
RET
|
|
END(quiesceNs)
|
|
|
|
.align 4
|
|
LEAF(quiesceCycle)
|
|
QUIESCECYC(16)
|
|
RET
|
|
END(quiesceCycle)
|
|
|
|
.align 4
|
|
LEAF(quiesceTime)
|
|
QUIESCETIME
|
|
RET
|
|
END(quiesceTime)
|
|
|
|
|
|
.align 4
|
|
LEAF(m5_ivlb)
|
|
IVLB(16)
|
|
RET
|
|
END(m5_ivlb)
|
|
|
|
.align 4
|
|
LEAF(m5_ivle)
|
|
IVLE(16)
|
|
RET
|
|
END(m5_ivle)
|
|
|
|
.align 4
|
|
LEAF(m5_exit)
|
|
M5EXIT(16)
|
|
RET
|
|
END(m5_exit)
|
|
|
|
.align 4
|
|
LEAF(m5_initparam)
|
|
INITPARAM(0)
|
|
RET
|
|
END(m5_initparam)
|
|
|
|
.align 4
|
|
LEAF(m5_loadsymbol)
|
|
LOADSYMBOL(0)
|
|
RET
|
|
END(m5_loadsymbol)
|
|
|
|
.align 4
|
|
LEAF(m5_reset_stats)
|
|
RESET_STATS(16, 17)
|
|
RET
|
|
END(m5_reset_stats)
|
|
|
|
.align 4
|
|
LEAF(m5_dump_stats)
|
|
DUMP_STATS(16, 17)
|
|
RET
|
|
END(m5_dump_stats)
|
|
|
|
.align 4
|
|
LEAF(m5_dumpreset_stats)
|
|
DUMPRST_STATS(16, 17)
|
|
RET
|
|
END(m5_dumpreset_stats)
|
|
|
|
.align 4
|
|
LEAF(m5_checkpoint)
|
|
CHECKPOINT(16, 17)
|
|
RET
|
|
END(m5_checkpoint)
|
|
|
|
.align 4
|
|
LEAF(m5_readfile)
|
|
READFILE
|
|
RET
|
|
END(m5_readfile)
|
|
|
|
.align 4
|
|
LEAF(m5_debugbreak)
|
|
DEBUGBREAK
|
|
RET
|
|
END(m5_debugbreak)
|
|
|
|
.align 4
|
|
LEAF(m5_switchcpu)
|
|
SWITCHCPU
|
|
RET
|
|
END(m5_switchcpu)
|
|
|
|
.align 4
|
|
LEAF(m5_addsymbol)
|
|
ADDSYMBOL(16, 17)
|
|
RET
|
|
END(m5_addsymbol)
|
|
|
|
.align 4
|
|
LEAF(m5_panic)
|
|
PANIC
|
|
RET
|
|
END(m5_panic)
|
|
|
|
|
|
.align 4
|
|
LEAF(m5_anbegin)
|
|
AN_BEGIN(16)
|
|
RET
|
|
END(m5_anbegin)
|
|
|
|
|
|
.align 4
|
|
LEAF(m5_anwait)
|
|
AN_WAIT(16,17)
|
|
RET
|
|
END(m5_anwait)
|
|
|
|
|