3d99b4a544
arch/sparc/isa/base.isa: Added a set of abbreviations for the different condition tests. arch/sparc/isa/decoder.isa: Fixes and additions to get syscall emulation closer to working. arch/sparc/isa/formats/branch.isa: Fixed branches so that the immediate version actually uses the immediate value arch/sparc/isa/formats/integerop.isa: Compute the condition codes -before- writing to the state of the machine. arch/sparc/isa/formats/mem.isa: An attempt to fix up the output of the disassembly of loads and stores. arch/sparc/isa/formats/trap.isa: Added code to disassemble a trap instruction. This probably needs to be fixed up so there are immediate and register versions. arch/sparc/isa/operands.isa: Added an R1 operand, and fixed up the numbering arch/sparc/isa_traits.hh: SyscallNumReg is no longer needed, the max number of sources and destinations are fixed up, and the syscall return uses xcc instead of icc. arch/sparc/linux/process.cc: arch/sparc/linux/process.hh: Added a getresuidFunc syscall implementation. This isn't actually used, but I thought it was and will leave it in. arch/sparc/process.cc: arch/sparc/process.hh: Fixed up how the initial stack frame is set up. arch/sparc/regfile.hh: Changed the number of windows from 6 to 32 so we don't have to worry about spill and fill traps for now, and commented out the register file setting itself up. cpu/cpu_exec_context.hh: cpu/exec_context.hh: cpu/simple/cpu.hh: sim/process.cc: sim/process.hh: Changed the syscall mechanism to pass down the syscall number directly. --HG-- extra : convert_revision : 15723b949a0ddb3d24e68c079343b4dba2439f43
166 lines
4.9 KiB
Text
166 lines
4.9 KiB
Text
////////////////////////////////////////////////////////////////////
|
|
//
|
|
// Mem instructions
|
|
//
|
|
|
|
output header {{
|
|
/**
|
|
* Base class for memory operations.
|
|
*/
|
|
class Mem : public SparcStaticInst
|
|
{
|
|
protected:
|
|
|
|
// Constructor
|
|
Mem(const char *mnem, ExtMachInst _machInst, OpClass __opClass) :
|
|
SparcStaticInst(mnem, _machInst, __opClass)
|
|
{
|
|
}
|
|
|
|
std::string generateDisassembly(Addr pc,
|
|
const SymbolTable *symtab) const;
|
|
};
|
|
|
|
/**
|
|
* Class for memory operations which use an immediate offset.
|
|
*/
|
|
class MemImm : public Mem
|
|
{
|
|
protected:
|
|
|
|
// Constructor
|
|
MemImm(const char *mnem, ExtMachInst _machInst, OpClass __opClass) :
|
|
Mem(mnem, _machInst, __opClass), imm(SIMM13)
|
|
{
|
|
}
|
|
|
|
std::string generateDisassembly(Addr pc,
|
|
const SymbolTable *symtab) const;
|
|
|
|
int32_t imm;
|
|
};
|
|
}};
|
|
|
|
output decoder {{
|
|
std::string Mem::generateDisassembly(Addr pc,
|
|
const SymbolTable *symtab) const
|
|
{
|
|
std::stringstream response;
|
|
bool load = flags[IsLoad];
|
|
bool save = flags[IsStore];
|
|
|
|
printMnemonic(response, mnemonic);
|
|
if(save)
|
|
{
|
|
printReg(response, _srcRegIdx[0]);
|
|
ccprintf(response, ", ");
|
|
}
|
|
ccprintf(response, "[ ");
|
|
printReg(response, _srcRegIdx[!save ? 0 : 1]);
|
|
ccprintf(response, " + ");
|
|
printReg(response, _srcRegIdx[!save ? 1 : 2]);
|
|
ccprintf(response, " ]");
|
|
if(load)
|
|
{
|
|
ccprintf(response, ", ");
|
|
printReg(response, _destRegIdx[0]);
|
|
}
|
|
|
|
return response.str();
|
|
}
|
|
|
|
std::string MemImm::generateDisassembly(Addr pc,
|
|
const SymbolTable *symtab) const
|
|
{
|
|
std::stringstream response;
|
|
bool load = flags[IsLoad];
|
|
bool save = flags[IsStore];
|
|
|
|
printMnemonic(response, mnemonic);
|
|
if(save)
|
|
{
|
|
printReg(response, _srcRegIdx[0]);
|
|
ccprintf(response, ", ");
|
|
}
|
|
ccprintf(response, "[ ");
|
|
printReg(response, _srcRegIdx[!save ? 0 : 1]);
|
|
ccprintf(response, " + 0x%x ]", imm);
|
|
if(load)
|
|
{
|
|
ccprintf(response, ", ");
|
|
printReg(response, _destRegIdx[0]);
|
|
}
|
|
|
|
return response.str();
|
|
}
|
|
}};
|
|
|
|
def template MemExecute {{
|
|
Fault %(class_name)s::execute(%(CPU_exec_context)s *xc,
|
|
Trace::InstRecord *traceData) const
|
|
{
|
|
Fault fault = NoFault;
|
|
Addr EA;
|
|
%(op_decl)s;
|
|
%(op_rd)s;
|
|
%(ea_code)s;
|
|
%(load)s;
|
|
%(code)s;
|
|
%(store)s;
|
|
|
|
if(fault == NoFault)
|
|
{
|
|
//Write the resulting state to the execution context
|
|
%(op_wb)s;
|
|
}
|
|
|
|
return fault;
|
|
}
|
|
}};
|
|
|
|
let {{
|
|
# Leave memAccessFlags at 0 for now
|
|
loadString = "xc->read(EA, (uint%(width)s_t&)Mem, 0);"
|
|
storeString = "uint64_t write_result = 0; \
|
|
xc->write((uint%(width)s_t)Mem, EA, 0, &write_result);"
|
|
|
|
def doMemFormat(code, load, store, name, Name, opt_flags):
|
|
addrCalcReg = 'EA = Rs1 + Rs2;'
|
|
addrCalcImm = 'EA = Rs1 + SIMM13;'
|
|
iop = InstObjParams(name, Name, 'Mem', code,
|
|
opt_flags, ("ea_code", addrCalcReg),
|
|
("load", load), ("store", store))
|
|
iop_imm = InstObjParams(name, Name + 'Imm', 'MemImm', code,
|
|
opt_flags, ("ea_code", addrCalcImm),
|
|
("load", load), ("store", store))
|
|
header_output = BasicDeclare.subst(iop) + BasicDeclare.subst(iop_imm)
|
|
decoder_output = BasicConstructor.subst(iop) + BasicConstructor.subst(iop_imm)
|
|
decode_block = ROrImmDecode.subst(iop)
|
|
exec_output = MemExecute.subst(iop) + MemExecute.subst(iop_imm)
|
|
return (header_output, decoder_output, exec_output, decode_block)
|
|
}};
|
|
|
|
def format Load(code, width, *opt_flags) {{
|
|
(header_output,
|
|
decoder_output,
|
|
exec_output,
|
|
decode_block) = doMemFormat(code,
|
|
loadString % {"width":width}, '', name, Name, opt_flags)
|
|
}};
|
|
|
|
def format Store(code, width, *opt_flags) {{
|
|
(header_output,
|
|
decoder_output,
|
|
exec_output,
|
|
decode_block) = doMemFormat(code, '',
|
|
storeString % {"width":width}, name, Name, opt_flags)
|
|
}};
|
|
|
|
def format LoadStore(code, width, *opt_flags) {{
|
|
(header_output,
|
|
decoder_output,
|
|
exec_output,
|
|
decode_block) = doMemFormat(code,
|
|
loadString % {"width":width}, storeString % {"width":width},
|
|
name, Name, opt_flags)
|
|
}};
|