8f8d09538f
after merge from head. Checkpointing may need some work now. Endian-happiness still not complete. SConscript: add all devices back into make file base/inet.hh: dev/etherbus.cc: dev/etherbus.hh: dev/etherdump.cc: dev/etherdump.hh: dev/etherint.hh: dev/etherlink.cc: dev/etherlink.hh: dev/etherpkt.cc: dev/etherpkt.hh: dev/ethertap.cc: dev/ethertap.hh: dev/pktfifo.cc: dev/pktfifo.hh: rename PacketPtr EthPacketPtr so it doesn't conflict with the PacketPtr type in the memory system configs/test/fs.py: add nics to fs.py cpu/cpu_exec_context.cc: remove this check, as it's not valid. We may want to add something else back in to make sure that no one can delete the static virtual ports in the exec context cpu/simple/cpu.cc: cpu/simple/cpu.hh: dev/alpha_console.cc: dev/ide_ctrl.cc: use new methods for accessing packet data dev/ide_disk.cc: add some more dprintfs dev/io_device.cc: delete packets when we are done with them. Update for new packet methods to access data dev/isa_fake.cc: dev/pciconfigall.cc: dev/tsunami_cchip.cc: dev/tsunami_io.cc: dev/tsunami_pchip.cc: dev/uart8250.cc: dev/uart8250.hh: mem/physical.cc: mem/port.cc: dUpdate for new packet methods to access data dev/ns_gige.cc: Update for new memory system dev/ns_gige.hh: python/m5/objects/Ethernet.py: update for new memory system dev/sinic.cc: dev/sinic.hh: Update for new memory system. Untested as need to merge in head because of kernel driver differences between versions mem/packet.hh: Add methods to access data instead of accessing it directly. --HG-- extra : convert_revision : 223f43876afd404e68337270cd9a5e44d0bf553e
105 lines
3.2 KiB
C++
105 lines
3.2 KiB
C++
/*
|
|
* Copyright (c) 2005 The Regents of The University of Michigan
|
|
* All rights reserved.
|
|
*
|
|
* Redistribution and use in source and binary forms, with or without
|
|
* modification, are permitted provided that the following conditions are
|
|
* met: redistributions of source code must retain the above copyright
|
|
* notice, this list of conditions and the following disclaimer;
|
|
* redistributions in binary form must reproduce the above copyright
|
|
* notice, this list of conditions and the following disclaimer in the
|
|
* documentation and/or other materials provided with the distribution;
|
|
* neither the name of the copyright holders nor the names of its
|
|
* contributors may be used to endorse or promote products derived from
|
|
* this software without specific prior written permission.
|
|
*
|
|
* THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
|
|
* "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
|
|
* LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
|
|
* A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
|
|
* OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
|
|
* SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
|
|
* LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
|
|
* DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
|
|
* THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
|
|
* (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
|
|
* OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
|
*/
|
|
|
|
/** @file
|
|
* Defines a 8250 UART
|
|
*/
|
|
|
|
#ifndef __DEV_UART8250_HH__
|
|
#define __DEV_UART8250_HH__
|
|
|
|
#include "dev/tsunamireg.h"
|
|
#include "base/range.hh"
|
|
#include "dev/io_device.hh"
|
|
#include "dev/uart.hh"
|
|
|
|
|
|
/* UART8250 Interrupt ID Register
|
|
* bit 0 Interrupt Pending 0 = true, 1 = false
|
|
* bit 2:1 ID of highest priority interrupt
|
|
* bit 7:3 zeroes
|
|
*/
|
|
const uint8_t IIR_NOPEND = 0x1;
|
|
|
|
// Interrupt IDs
|
|
const uint8_t IIR_MODEM = 0x00; /* Modem Status (lowest priority) */
|
|
const uint8_t IIR_TXID = 0x02; /* Tx Data */
|
|
const uint8_t IIR_RXID = 0x04; /* Rx Data */
|
|
const uint8_t IIR_LINE = 0x06; /* Rx Line Status (highest priority)*/
|
|
|
|
class SimConsole;
|
|
class Platform;
|
|
|
|
class Uart8250 : public Uart
|
|
{
|
|
|
|
|
|
protected:
|
|
uint8_t IER, DLAB, LCR, MCR;
|
|
|
|
class IntrEvent : public Event
|
|
{
|
|
protected:
|
|
Uart8250 *uart;
|
|
int intrBit;
|
|
public:
|
|
IntrEvent(Uart8250 *u, int bit);
|
|
virtual void process();
|
|
virtual const char *description();
|
|
void scheduleIntr();
|
|
};
|
|
|
|
IntrEvent txIntrEvent;
|
|
IntrEvent rxIntrEvent;
|
|
|
|
public:
|
|
Uart8250(Params *p);
|
|
|
|
virtual Tick read(Packet &pkt);
|
|
virtual Tick write(Packet &pkt);
|
|
virtual void addressRanges(AddrRangeList &range_list);
|
|
|
|
|
|
/**
|
|
* Inform the uart that there is data available.
|
|
*/
|
|
virtual void dataAvailable();
|
|
|
|
|
|
/**
|
|
* Return if we have an interrupt pending
|
|
* @return interrupt status
|
|
*/
|
|
virtual bool intStatus() { return status ? true : false; }
|
|
|
|
virtual void serialize(std::ostream &os);
|
|
virtual void unserialize(Checkpoint *cp, const std::string §ion);
|
|
|
|
};
|
|
|
|
#endif // __TSUNAMI_UART_HH__
|