92c5a5c8cb
configs/common/FSConfig.py: seperate the hypervisor memory and the guest0 memory. In reality we're going to need a better way to do this at some point. Perhaps auto generating the hv-desc image based on the specified config. src/arch/sparc/isa/decoder.isa: change reads/writes to the [hs]tick(cmpr) registers to use readmiscregwitheffect src/arch/sparc/miscregfile.cc: For niagra stick and tick are aliased to one value (if we end up doing mps we might not want this). Use instruction count from cpu rather than cycles because that is what legion does we can change it back after were done with legion src/base/bitfield.hh: add a new function mbits() that just masks off bits of interest but doesn't shift src/cpu/base.cc: src/cpu/base.hh: add instruction count to cpu src/cpu/exetrace.cc: src/cpu/m5legion_interface.h: compare instruction count between legion and m5 too src/cpu/simple/atomic.cc: change asserts of packet success to if panics wrapped with NDEBUG defines so we can get some more useful information when we have a bad address src/dev/isa_fake.cc: src/dev/isa_fake.hh: src/python/m5/objects/Device.py: expand isa fake a bit more having data for each size request, the ability to have writes update the data and to warn on accesses src/python/m5/objects/System.py: convert some tabs to spaces src/python/m5/objects/T1000.py: add more fake devices for each l1 bank and each memory controller --HG-- extra : convert_revision : 8024ae07b765a04ff6f600e5875b55d8a7d3d276
96 lines
3.1 KiB
C++
96 lines
3.1 KiB
C++
/*
|
|
* Copyright (c) 2004-2005 The Regents of The University of Michigan
|
|
* All rights reserved.
|
|
*
|
|
* Redistribution and use in source and binary forms, with or without
|
|
* modification, are permitted provided that the following conditions are
|
|
* met: redistributions of source code must retain the above copyright
|
|
* notice, this list of conditions and the following disclaimer;
|
|
* redistributions in binary form must reproduce the above copyright
|
|
* notice, this list of conditions and the following disclaimer in the
|
|
* documentation and/or other materials provided with the distribution;
|
|
* neither the name of the copyright holders nor the names of its
|
|
* contributors may be used to endorse or promote products derived from
|
|
* this software without specific prior written permission.
|
|
*
|
|
* THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
|
|
* "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
|
|
* LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
|
|
* A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
|
|
* OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
|
|
* SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
|
|
* LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
|
|
* DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
|
|
* THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
|
|
* (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
|
|
* OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
|
*
|
|
* Authors: Ali Saidi
|
|
*/
|
|
|
|
/** @file
|
|
* Declaration of a fake device.
|
|
*/
|
|
|
|
#ifndef __ISA_FAKE_HH__
|
|
#define __ISA_FAKE_HH__
|
|
|
|
#include "base/range.hh"
|
|
#include "dev/io_device.hh"
|
|
#include "dev/alpha/tsunami.hh"
|
|
#include "mem/packet.hh"
|
|
|
|
#include <string>
|
|
|
|
/**
|
|
* IsaFake is a device that returns, BadAddr, 1 or 0 on all reads and
|
|
* rites. It is meant to be placed at an address range
|
|
* so that an mcheck doesn't occur when an os probes a piece of hw
|
|
* that doesn't exist (e.g. UARTs1-3), or catch requests in the memory system
|
|
* that have no responders..
|
|
*/
|
|
class IsaFake : public BasicPioDevice
|
|
{
|
|
public:
|
|
struct Params : public BasicPioDevice::Params
|
|
{
|
|
Addr pio_size;
|
|
bool retBadAddr;
|
|
bool updateData;
|
|
uint8_t retData8;
|
|
uint16_t retData16;
|
|
uint32_t retData32;
|
|
uint64_t retData64;
|
|
std::string warnAccess;
|
|
};
|
|
protected:
|
|
const Params *params() const { return (const Params*)_params; }
|
|
uint8_t retData8;
|
|
uint16_t retData16;
|
|
uint32_t retData32;
|
|
uint64_t retData64;
|
|
|
|
|
|
public:
|
|
/**
|
|
* The constructor for Tsunmami Fake just registers itself with the MMU.
|
|
* @param p params structure
|
|
*/
|
|
IsaFake(Params *p);
|
|
|
|
/**
|
|
* This read always returns -1.
|
|
* @param pkt The memory request.
|
|
* @param data Where to put the data.
|
|
*/
|
|
virtual Tick read(PacketPtr pkt);
|
|
|
|
/**
|
|
* All writes are simply ignored.
|
|
* @param pkt The memory request.
|
|
* @param data the data to not write.
|
|
*/
|
|
virtual Tick write(PacketPtr pkt);
|
|
};
|
|
|
|
#endif // __ISA_FAKE_HH__
|