13c005a8af
--HG-- rename : cpu/base_cpu.cc => cpu/base.cc rename : cpu/base_cpu.hh => cpu/base.hh rename : cpu/beta_cpu/2bit_local_pred.cc => cpu/o3/2bit_local_pred.cc rename : cpu/beta_cpu/2bit_local_pred.hh => cpu/o3/2bit_local_pred.hh rename : cpu/beta_cpu/alpha_full_cpu.cc => cpu/o3/alpha_cpu.cc rename : cpu/beta_cpu/alpha_full_cpu.hh => cpu/o3/alpha_cpu.hh rename : cpu/beta_cpu/alpha_full_cpu_builder.cc => cpu/o3/alpha_cpu_builder.cc rename : cpu/beta_cpu/alpha_full_cpu_impl.hh => cpu/o3/alpha_cpu_impl.hh rename : cpu/beta_cpu/alpha_dyn_inst.cc => cpu/o3/alpha_dyn_inst.cc rename : cpu/beta_cpu/alpha_dyn_inst.hh => cpu/o3/alpha_dyn_inst.hh rename : cpu/beta_cpu/alpha_dyn_inst_impl.hh => cpu/o3/alpha_dyn_inst_impl.hh rename : cpu/beta_cpu/alpha_impl.hh => cpu/o3/alpha_impl.hh rename : cpu/beta_cpu/alpha_params.hh => cpu/o3/alpha_params.hh rename : cpu/beta_cpu/bpred_unit.cc => cpu/o3/bpred_unit.cc rename : cpu/beta_cpu/bpred_unit.hh => cpu/o3/bpred_unit.hh rename : cpu/beta_cpu/bpred_unit_impl.hh => cpu/o3/bpred_unit_impl.hh rename : cpu/beta_cpu/btb.cc => cpu/o3/btb.cc rename : cpu/beta_cpu/btb.hh => cpu/o3/btb.hh rename : cpu/beta_cpu/comm.hh => cpu/o3/comm.hh rename : cpu/beta_cpu/commit.cc => cpu/o3/commit.cc rename : cpu/beta_cpu/commit.hh => cpu/o3/commit.hh rename : cpu/beta_cpu/commit_impl.hh => cpu/o3/commit_impl.hh rename : cpu/beta_cpu/full_cpu.cc => cpu/o3/cpu.cc rename : cpu/beta_cpu/full_cpu.hh => cpu/o3/cpu.hh rename : cpu/beta_cpu/cpu_policy.hh => cpu/o3/cpu_policy.hh rename : cpu/beta_cpu/decode.cc => cpu/o3/decode.cc rename : cpu/beta_cpu/decode.hh => cpu/o3/decode.hh rename : cpu/beta_cpu/decode_impl.hh => cpu/o3/decode_impl.hh rename : cpu/beta_cpu/fetch.cc => cpu/o3/fetch.cc rename : cpu/beta_cpu/fetch.hh => cpu/o3/fetch.hh rename : cpu/beta_cpu/fetch_impl.hh => cpu/o3/fetch_impl.hh rename : cpu/beta_cpu/free_list.cc => cpu/o3/free_list.cc rename : cpu/beta_cpu/free_list.hh => cpu/o3/free_list.hh rename : cpu/beta_cpu/iew.cc => cpu/o3/iew.cc rename : cpu/beta_cpu/iew.hh => cpu/o3/iew.hh rename : cpu/beta_cpu/iew_impl.hh => cpu/o3/iew_impl.hh rename : cpu/beta_cpu/inst_queue.cc => cpu/o3/inst_queue.cc rename : cpu/beta_cpu/inst_queue.hh => cpu/o3/inst_queue.hh rename : cpu/beta_cpu/inst_queue_impl.hh => cpu/o3/inst_queue_impl.hh rename : cpu/beta_cpu/mem_dep_unit.cc => cpu/o3/mem_dep_unit.cc rename : cpu/beta_cpu/mem_dep_unit.hh => cpu/o3/mem_dep_unit.hh rename : cpu/beta_cpu/mem_dep_unit_impl.hh => cpu/o3/mem_dep_unit_impl.hh rename : cpu/beta_cpu/ras.cc => cpu/o3/ras.cc rename : cpu/beta_cpu/ras.hh => cpu/o3/ras.hh rename : cpu/beta_cpu/regfile.hh => cpu/o3/regfile.hh rename : cpu/beta_cpu/rename.cc => cpu/o3/rename.cc rename : cpu/beta_cpu/rename.hh => cpu/o3/rename.hh rename : cpu/beta_cpu/rename_impl.hh => cpu/o3/rename_impl.hh rename : cpu/beta_cpu/rename_map.cc => cpu/o3/rename_map.cc rename : cpu/beta_cpu/rename_map.hh => cpu/o3/rename_map.hh rename : cpu/beta_cpu/rob.cc => cpu/o3/rob.cc rename : cpu/beta_cpu/rob.hh => cpu/o3/rob.hh rename : cpu/beta_cpu/rob_impl.hh => cpu/o3/rob_impl.hh rename : cpu/beta_cpu/sat_counter.cc => cpu/o3/sat_counter.cc rename : cpu/beta_cpu/sat_counter.hh => cpu/o3/sat_counter.hh rename : cpu/beta_cpu/store_set.cc => cpu/o3/store_set.cc rename : cpu/beta_cpu/store_set.hh => cpu/o3/store_set.hh rename : cpu/beta_cpu/tournament_pred.cc => cpu/o3/tournament_pred.cc rename : cpu/beta_cpu/tournament_pred.hh => cpu/o3/tournament_pred.hh rename : cpu/ooo_cpu/ooo_cpu.cc => cpu/ozone/cpu.cc rename : cpu/ooo_cpu/ooo_cpu.hh => cpu/ozone/cpu.hh rename : cpu/ooo_cpu/ooo_impl.hh => cpu/ozone/cpu_impl.hh rename : cpu/ooo_cpu/ea_list.cc => cpu/ozone/ea_list.cc rename : cpu/ooo_cpu/ea_list.hh => cpu/ozone/ea_list.hh rename : cpu/simple_cpu/simple_cpu.cc => cpu/simple/cpu.cc rename : cpu/simple_cpu/simple_cpu.hh => cpu/simple/cpu.hh rename : cpu/full_cpu/smt.hh => cpu/smt.hh rename : cpu/full_cpu/op_class.hh => encumbered/cpu/full/op_class.hh extra : convert_revision : c4a891d8d6d3e0e9e5ea56be47d851da44d8c032
245 lines
7.7 KiB
C++
245 lines
7.7 KiB
C++
/*
|
|
* Copyright (c) 2004 The Regents of The University of Michigan
|
|
* All rights reserved.
|
|
*
|
|
* Redistribution and use in source and binary forms, with or without
|
|
* modification, are permitted provided that the following conditions are
|
|
* met: redistributions of source code must retain the above copyright
|
|
* notice, this list of conditions and the following disclaimer;
|
|
* redistributions in binary form must reproduce the above copyright
|
|
* notice, this list of conditions and the following disclaimer in the
|
|
* documentation and/or other materials provided with the distribution;
|
|
* neither the name of the copyright holders nor the names of its
|
|
* contributors may be used to endorse or promote products derived from
|
|
* this software without specific prior written permission.
|
|
*
|
|
* THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
|
|
* "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
|
|
* LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
|
|
* A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
|
|
* OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
|
|
* SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
|
|
* LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
|
|
* DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
|
|
* THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
|
|
* (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
|
|
* OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
|
*/
|
|
|
|
/* @file
|
|
* PCI Configspace implementation
|
|
*/
|
|
|
|
#include <deque>
|
|
#include <string>
|
|
#include <vector>
|
|
#include <bitset>
|
|
|
|
#include "base/trace.hh"
|
|
#include "dev/pciconfigall.hh"
|
|
#include "dev/pcidev.hh"
|
|
#include "dev/pcireg.h"
|
|
#include "mem/bus/bus.hh"
|
|
#include "mem/bus/pio_interface.hh"
|
|
#include "mem/bus/pio_interface_impl.hh"
|
|
#include "mem/functional/memory_control.hh"
|
|
#include "sim/builder.hh"
|
|
#include "sim/system.hh"
|
|
|
|
using namespace std;
|
|
|
|
PciConfigAll::PciConfigAll(const string &name,
|
|
Addr a, MemoryController *mmu,
|
|
HierParams *hier, Bus *bus, Tick pio_latency)
|
|
: PioDevice(name, NULL), addr(a)
|
|
{
|
|
mmu->add_child(this, RangeSize(addr, size));
|
|
|
|
if (bus) {
|
|
pioInterface = newPioInterface(name, hier, bus, this,
|
|
&PciConfigAll::cacheAccess);
|
|
pioInterface->addAddrRange(RangeSize(addr, size));
|
|
pioLatency = pio_latency * bus->clockRate;
|
|
}
|
|
|
|
// Make all the pointers to devices null
|
|
for(int x=0; x < MAX_PCI_DEV; x++)
|
|
for(int y=0; y < MAX_PCI_FUNC; y++)
|
|
devices[x][y] = NULL;
|
|
}
|
|
|
|
// If two interrupts share the same line largely bad things will happen.
|
|
// Since we don't track how many times an interrupt was set and correspondingly
|
|
// cleared two devices on the same interrupt line and assert and deassert each
|
|
// others interrupt "line". Interrupts will not work correctly.
|
|
void
|
|
PciConfigAll::startup()
|
|
{
|
|
bitset<256> intLines;
|
|
PciDev *tempDev;
|
|
uint8_t intline;
|
|
|
|
for (int x = 0; x < MAX_PCI_DEV; x++) {
|
|
for (int y = 0; y < MAX_PCI_FUNC; y++) {
|
|
if (devices[x][y] != NULL) {
|
|
tempDev = devices[x][y];
|
|
intline = tempDev->interruptLine();
|
|
if (intLines.test(intline))
|
|
warn("Interrupt line %#X is used multiple times"
|
|
"(You probably want to fix this).\n", (uint32_t)intline);
|
|
else
|
|
intLines.set(intline);
|
|
} // devices != NULL
|
|
} // PCI_FUNC
|
|
} // PCI_DEV
|
|
|
|
}
|
|
|
|
Fault
|
|
PciConfigAll::read(MemReqPtr &req, uint8_t *data)
|
|
{
|
|
|
|
Addr daddr = (req->paddr - (addr & EV5::PAddrImplMask));
|
|
|
|
DPRINTF(PciConfigAll, "read va=%#x da=%#x size=%d\n",
|
|
req->vaddr, daddr, req->size);
|
|
|
|
int device = (daddr >> 11) & 0x1F;
|
|
int func = (daddr >> 8) & 0x7;
|
|
int reg = daddr & 0xFF;
|
|
|
|
if (devices[device][func] == NULL) {
|
|
switch (req->size) {
|
|
// case sizeof(uint64_t):
|
|
// *(uint64_t*)data = 0xFFFFFFFFFFFFFFFF;
|
|
// return No_Fault;
|
|
case sizeof(uint32_t):
|
|
*(uint32_t*)data = 0xFFFFFFFF;
|
|
return No_Fault;
|
|
case sizeof(uint16_t):
|
|
*(uint16_t*)data = 0xFFFF;
|
|
return No_Fault;
|
|
case sizeof(uint8_t):
|
|
*(uint8_t*)data = 0xFF;
|
|
return No_Fault;
|
|
default:
|
|
panic("invalid access size(?) for PCI configspace!\n");
|
|
}
|
|
} else {
|
|
switch (req->size) {
|
|
case sizeof(uint32_t):
|
|
case sizeof(uint16_t):
|
|
case sizeof(uint8_t):
|
|
devices[device][func]->ReadConfig(reg, req->size, data);
|
|
return No_Fault;
|
|
default:
|
|
panic("invalid access size(?) for PCI configspace!\n");
|
|
}
|
|
}
|
|
|
|
DPRINTFN("PCI Configspace ERROR: read daddr=%#x size=%d\n",
|
|
daddr, req->size);
|
|
|
|
return No_Fault;
|
|
}
|
|
|
|
Fault
|
|
PciConfigAll::write(MemReqPtr &req, const uint8_t *data)
|
|
{
|
|
Addr daddr = (req->paddr - (addr & EV5::PAddrImplMask));
|
|
|
|
int device = (daddr >> 11) & 0x1F;
|
|
int func = (daddr >> 8) & 0x7;
|
|
int reg = daddr & 0xFF;
|
|
|
|
union {
|
|
uint8_t byte_value;
|
|
uint16_t half_value;
|
|
uint32_t word_value;
|
|
};
|
|
|
|
if (devices[device][func] == NULL)
|
|
panic("Attempting to write to config space on non-existant device\n");
|
|
else {
|
|
switch (req->size) {
|
|
case sizeof(uint8_t):
|
|
byte_value = *(uint8_t*)data;
|
|
break;
|
|
case sizeof(uint16_t):
|
|
half_value = *(uint16_t*)data;
|
|
break;
|
|
case sizeof(uint32_t):
|
|
word_value = *(uint32_t*)data;
|
|
break;
|
|
default:
|
|
panic("invalid access size(?) for PCI configspace!\n");
|
|
}
|
|
}
|
|
|
|
DPRINTF(PciConfigAll, "write - va=%#x size=%d data=%#x\n",
|
|
req->vaddr, req->size, word_value);
|
|
|
|
devices[device][func]->WriteConfig(reg, req->size, word_value);
|
|
|
|
return No_Fault;
|
|
}
|
|
|
|
void
|
|
PciConfigAll::serialize(std::ostream &os)
|
|
{
|
|
/*
|
|
* There is no state associated with this object that requires
|
|
* serialization. The only real state are the device pointers
|
|
* which are all setup by the constructor of the PciDev class
|
|
*/
|
|
}
|
|
|
|
void
|
|
PciConfigAll::unserialize(Checkpoint *cp, const std::string §ion)
|
|
{
|
|
/*
|
|
* There is no state associated with this object that requires
|
|
* serialization. The only real state are the device pointers
|
|
* which are all setup by the constructor of the PciDev class
|
|
*/
|
|
}
|
|
|
|
Tick
|
|
PciConfigAll::cacheAccess(MemReqPtr &req)
|
|
{
|
|
return curTick + pioLatency;
|
|
}
|
|
|
|
#ifndef DOXYGEN_SHOULD_SKIP_THIS
|
|
|
|
BEGIN_DECLARE_SIM_OBJECT_PARAMS(PciConfigAll)
|
|
|
|
SimObjectParam<MemoryController *> mmu;
|
|
Param<Addr> addr;
|
|
Param<Addr> mask;
|
|
SimObjectParam<Bus*> io_bus;
|
|
Param<Tick> pio_latency;
|
|
SimObjectParam<HierParams *> hier;
|
|
|
|
END_DECLARE_SIM_OBJECT_PARAMS(PciConfigAll)
|
|
|
|
BEGIN_INIT_SIM_OBJECT_PARAMS(PciConfigAll)
|
|
|
|
INIT_PARAM(mmu, "Memory Controller"),
|
|
INIT_PARAM(addr, "Device Address"),
|
|
INIT_PARAM(mask, "Address Mask"),
|
|
INIT_PARAM_DFLT(io_bus, "The IO Bus to attach to", NULL),
|
|
INIT_PARAM_DFLT(pio_latency, "Programmed IO latency in bus cycles", 1),
|
|
INIT_PARAM_DFLT(hier, "Hierarchy global variables", &defaultHierParams)
|
|
|
|
END_INIT_SIM_OBJECT_PARAMS(PciConfigAll)
|
|
|
|
CREATE_SIM_OBJECT(PciConfigAll)
|
|
{
|
|
return new PciConfigAll(getInstanceName(), addr, mmu, hier, io_bus,
|
|
pio_latency);
|
|
}
|
|
|
|
REGISTER_SIM_OBJECT("PciConfigAll", PciConfigAll)
|
|
|
|
#endif // DOXYGEN_SHOULD_SKIP_THIS
|