10c79efe55
SConscript: The new faults.cc file in sim allocates the system wide faults. When these faults are generated through a function interface in the ISA, this file may go away. arch/alpha/alpha_memory.cc: Changed Fault to Fault * and took the underscores out of fault names. arch/alpha/alpha_memory.hh: Changed Fault to Fault *. Also, added an include for the alpha faults. arch/alpha/ev5.cc: Changed the fault_addr array into a fault_addr function. Once all of the faults can be expected to have the same type, fault_addr can go away completely and the info it provided will come from the fault itself. Also, Fault was changed to Fault *, and underscores were taken out of fault names. arch/alpha/isa/decoder.isa: Changed Fault to Fault * and took the underscores out fault names. arch/alpha/isa/fp.isa: Changed Fault to Fault *, and took the underscores out of fault names. arch/alpha/isa/main.isa: Changed Fault to Fault *, removed underscores from fault names, and made an include of the alpha faults show up in all the generated files. arch/alpha/isa/mem.isa: Changed Fault to Fault * and removed underscores from fault names. arch/alpha/isa/unimp.isa: arch/alpha/isa/unknown.isa: cpu/exec_context.hh: cpu/ozone/cpu.hh: cpu/simple/cpu.cc: dev/alpha_console.cc: dev/ide_ctrl.cc: dev/isa_fake.cc: dev/pciconfigall.cc: dev/pcidev.cc: dev/pcidev.hh: dev/tsunami_cchip.cc: dev/tsunami_io.cc: dev/tsunami_pchip.cc: Changed Fault to Fault *, and removed underscores from fault names. arch/alpha/isa_traits.hh: Changed the include of arch/alpha/faults.hh to sim/faults.hh, since the alpha faults weren't needed. cpu/base_dyn_inst.cc: Changed Fault to Fault *, and removed underscores from fault names. This file probably shouldn't use the Unimplemented Opcode fault. cpu/base_dyn_inst.hh: Changed Fault to Fault * and took the underscores out of the fault names. cpu/exec_context.cc: cpu/o3/alpha_dyn_inst.hh: cpu/o3/alpha_dyn_inst_impl.hh: cpu/o3/fetch.hh: dev/alpha_console.hh: dev/baddev.hh: dev/ide_ctrl.hh: dev/isa_fake.hh: dev/ns_gige.hh: dev/pciconfigall.hh: dev/sinic.hh: dev/tsunami_cchip.hh: dev/tsunami_io.hh: dev/tsunami_pchip.hh: dev/uart.hh: dev/uart8250.hh: Changed Fault to Fault *. cpu/o3/alpha_cpu.hh: Changed Fault to Fault *, removed underscores from fault names. cpu/o3/alpha_cpu_impl.hh: Changed Fault to Fault *, removed underscores from fault names, and changed the fault_addr array to the fault_addr function. Once all faults are from the ISA, this function will probably go away. cpu/o3/commit_impl.hh: cpu/o3/fetch_impl.hh: dev/baddev.cc: Changed Fault to Fault *, and removed underscores from the fault names. cpu/o3/regfile.hh: Added an include for the alpha specific faults which will hopefully go away once the ipr stuff is moved, changed Fault to Fault *, and removed the underscores from fault names. cpu/simple/cpu.hh: Changed Fault to Fault * dev/ns_gige.cc: Changed Fault to Fault *, and removdd underscores from fault names. dev/sinic.cc: Changed Fault to Fault *, and removed the underscores from fault names. dev/uart8250.cc: Chanted Fault to Fault *, and removed underscores from fault names. kern/kernel_stats.cc: Removed underscores from fault names, and from NumFaults. kern/kernel_stats.hh: Changed the predeclaration of Fault from an enum to a class, and changd the "fault" function to work with the classes instead of the enum. Once there are no system wide faults anymore, this code will simplify back to something like it was originally. sim/faults.cc: This allocates the system wide faults. sim/faults.hh: This declares the system wide faults. sim/syscall_emul.cc: sim/syscall_emul.hh: Removed the underscores from fault names. --HG-- rename : arch/alpha/faults.cc => sim/faults.cc rename : arch/alpha/faults.hh => sim/faults.hh extra : convert_revision : 253d39258237333ae8ec4d8047367cb3ea68569d
246 lines
7.3 KiB
C++
246 lines
7.3 KiB
C++
/*
|
|
* Copyright (c) 2004-2005 The Regents of The University of Michigan
|
|
* All rights reserved.
|
|
*
|
|
* Redistribution and use in source and binary forms, with or without
|
|
* modification, are permitted provided that the following conditions are
|
|
* met: redistributions of source code must retain the above copyright
|
|
* notice, this list of conditions and the following disclaimer;
|
|
* redistributions in binary form must reproduce the above copyright
|
|
* notice, this list of conditions and the following disclaimer in the
|
|
* documentation and/or other materials provided with the distribution;
|
|
* neither the name of the copyright holders nor the names of its
|
|
* contributors may be used to endorse or promote products derived from
|
|
* this software without specific prior written permission.
|
|
*
|
|
* THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
|
|
* "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
|
|
* LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
|
|
* A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
|
|
* OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
|
|
* SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
|
|
* LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
|
|
* DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
|
|
* THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
|
|
* (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
|
|
* OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
|
*/
|
|
|
|
/** @file
|
|
* Simple PCI IDE controller with bus mastering capability and UDMA
|
|
* modeled after controller in the Intel PIIX4 chip
|
|
*/
|
|
|
|
#ifndef __IDE_CTRL_HH__
|
|
#define __IDE_CTRL_HH__
|
|
|
|
#include "dev/pcidev.hh"
|
|
#include "dev/pcireg.h"
|
|
#include "dev/io_device.hh"
|
|
|
|
#define BMIC0 0x0 // Bus master IDE command register
|
|
#define BMIS0 0x2 // Bus master IDE status register
|
|
#define BMIDTP0 0x4 // Bus master IDE descriptor table pointer register
|
|
#define BMIC1 0x8 // Bus master IDE command register
|
|
#define BMIS1 0xa // Bus master IDE status register
|
|
#define BMIDTP1 0xc // Bus master IDE descriptor table pointer register
|
|
|
|
// Bus master IDE command register bit fields
|
|
#define RWCON 0x08 // Bus master read/write control
|
|
#define SSBM 0x01 // Start/stop bus master
|
|
|
|
// Bus master IDE status register bit fields
|
|
#define DMA1CAP 0x40 // Drive 1 DMA capable
|
|
#define DMA0CAP 0x20 // Drive 0 DMA capable
|
|
#define IDEINTS 0x04 // IDE Interrupt Status
|
|
#define IDEDMAE 0x02 // IDE DMA error
|
|
#define BMIDEA 0x01 // Bus master IDE active
|
|
|
|
// IDE Command byte fields
|
|
#define IDE_SELECT_OFFSET (6)
|
|
#define IDE_SELECT_DEV_BIT 0x10
|
|
|
|
#define IDE_FEATURE_OFFSET IDE_ERROR_OFFSET
|
|
#define IDE_COMMAND_OFFSET IDE_STATUS_OFFSET
|
|
|
|
// IDE Timing Register bit fields
|
|
#define IDETIM_DECODE_EN 0x8000
|
|
|
|
// PCI device specific register byte offsets
|
|
#define IDE_CTRL_CONF_START 0x40
|
|
#define IDE_CTRL_CONF_END ((IDE_CTRL_CONF_START) + sizeof(config_regs))
|
|
|
|
|
|
enum IdeRegType {
|
|
COMMAND_BLOCK,
|
|
CONTROL_BLOCK,
|
|
BMI_BLOCK
|
|
};
|
|
|
|
class BaseInterface;
|
|
class Bus;
|
|
class HierParams;
|
|
class IdeDisk;
|
|
class IntrControl;
|
|
class PciConfigAll;
|
|
class PhysicalMemory;
|
|
class Platform;
|
|
|
|
/**
|
|
* Device model for an Intel PIIX4 IDE controller
|
|
*/
|
|
|
|
class IdeController : public PciDev
|
|
{
|
|
friend class IdeDisk;
|
|
|
|
enum IdeChannel {
|
|
PRIMARY = 0,
|
|
SECONDARY = 1
|
|
};
|
|
|
|
private:
|
|
/** Primary command block registers */
|
|
Addr pri_cmd_addr;
|
|
Addr pri_cmd_size;
|
|
/** Primary control block registers */
|
|
Addr pri_ctrl_addr;
|
|
Addr pri_ctrl_size;
|
|
/** Secondary command block registers */
|
|
Addr sec_cmd_addr;
|
|
Addr sec_cmd_size;
|
|
/** Secondary control block registers */
|
|
Addr sec_ctrl_addr;
|
|
Addr sec_ctrl_size;
|
|
/** Bus master interface (BMI) registers */
|
|
Addr bmi_addr;
|
|
Addr bmi_size;
|
|
|
|
private:
|
|
/** Registers used for bus master interface */
|
|
union {
|
|
uint8_t data[16];
|
|
|
|
struct {
|
|
uint8_t bmic0;
|
|
uint8_t reserved_0;
|
|
uint8_t bmis0;
|
|
uint8_t reserved_1;
|
|
uint32_t bmidtp0;
|
|
uint8_t bmic1;
|
|
uint8_t reserved_2;
|
|
uint8_t bmis1;
|
|
uint8_t reserved_3;
|
|
uint32_t bmidtp1;
|
|
};
|
|
|
|
struct {
|
|
uint8_t bmic;
|
|
uint8_t reserved_4;
|
|
uint8_t bmis;
|
|
uint8_t reserved_5;
|
|
uint32_t bmidtp;
|
|
} chan[2];
|
|
|
|
} bmi_regs;
|
|
/** Shadows of the device select bit */
|
|
uint8_t dev[2];
|
|
/** Registers used in device specific PCI configuration */
|
|
union {
|
|
uint8_t data[22];
|
|
|
|
struct {
|
|
uint16_t idetim0;
|
|
uint16_t idetim1;
|
|
uint8_t sidetim;
|
|
uint8_t reserved_0[3];
|
|
uint8_t udmactl;
|
|
uint8_t reserved_1;
|
|
uint16_t udmatim;
|
|
uint8_t reserved_2[8];
|
|
uint16_t ideconfig;
|
|
};
|
|
} config_regs;
|
|
|
|
// Internal management variables
|
|
bool io_enabled;
|
|
bool bm_enabled;
|
|
bool cmd_in_progress[4];
|
|
|
|
private:
|
|
/** IDE disks connected to controller */
|
|
IdeDisk *disks[4];
|
|
|
|
private:
|
|
/** Parse the access address to pass on to device */
|
|
void parseAddr(const Addr &addr, Addr &offset, IdeChannel &channel,
|
|
IdeRegType ®_type);
|
|
|
|
/** Select the disk based on the channel and device bit */
|
|
int getDisk(IdeChannel channel);
|
|
|
|
/** Select the disk based on a pointer */
|
|
int getDisk(IdeDisk *diskPtr);
|
|
|
|
public:
|
|
/** See if a disk is selected based on its pointer */
|
|
bool isDiskSelected(IdeDisk *diskPtr);
|
|
|
|
public:
|
|
struct Params : public PciDev::Params
|
|
{
|
|
/** Array of disk objects */
|
|
std::vector<IdeDisk *> disks;
|
|
Bus *pio_bus;
|
|
Bus *dma_bus;
|
|
Tick pio_latency;
|
|
HierParams *hier;
|
|
};
|
|
const Params *params() const { return (const Params *)_params; }
|
|
|
|
public:
|
|
IdeController(Params *p);
|
|
~IdeController();
|
|
|
|
virtual void writeConfig(int offset, int size, const uint8_t *data);
|
|
virtual void readConfig(int offset, int size, uint8_t *data);
|
|
|
|
void setDmaComplete(IdeDisk *disk);
|
|
|
|
/**
|
|
* Read a done field for a given target.
|
|
* @param req Contains the address of the field to read.
|
|
* @param data Return the field read.
|
|
* @return The fault condition of the access.
|
|
*/
|
|
virtual Fault * read(MemReqPtr &req, uint8_t *data);
|
|
|
|
/**
|
|
* Write to the mmapped I/O control registers.
|
|
* @param req Contains the address to write to.
|
|
* @param data The data to write.
|
|
* @return The fault condition of the access.
|
|
*/
|
|
virtual Fault * write(MemReqPtr &req, const uint8_t *data);
|
|
|
|
/**
|
|
* Serialize this object to the given output stream.
|
|
* @param os The stream to serialize to.
|
|
*/
|
|
virtual void serialize(std::ostream &os);
|
|
|
|
/**
|
|
* Reconstruct the state of this object from a checkpoint.
|
|
* @param cp The checkpoint use.
|
|
* @param section The section name of this object
|
|
*/
|
|
virtual void unserialize(Checkpoint *cp, const std::string §ion);
|
|
|
|
/**
|
|
* Return how long this access will take.
|
|
* @param req the memory request to calcuate
|
|
* @return Tick when the request is done
|
|
*/
|
|
Tick cacheAccess(MemReqPtr &req);
|
|
};
|
|
#endif // __IDE_CTRL_HH_
|