cb9e208a4c
This patch bumps the stats to reflect the slight change in how the retry is handled, and also the pruning of some redundant stats.
831 lines
94 KiB
Text
831 lines
94 KiB
Text
|
|
---------- Begin Simulation Statistics ----------
|
|
sim_seconds 0.665771 # Number of seconds simulated
|
|
sim_ticks 665770972500 # Number of ticks simulated
|
|
final_tick 665770972500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
|
|
sim_freq 1000000000000 # Frequency of simulated ticks
|
|
host_inst_rate 179472 # Simulator instruction rate (inst/s)
|
|
host_op_rate 179472 # Simulator op (including micro ops) rate (op/s)
|
|
host_tick_rate 68827168 # Simulator tick rate (ticks/s)
|
|
host_mem_usage 452252 # Number of bytes of host memory used
|
|
host_seconds 9673.08 # Real time elapsed on the host
|
|
sim_insts 1736043781 # Number of instructions simulated
|
|
sim_ops 1736043781 # Number of ops (including micro ops) simulated
|
|
system.physmem.bytes_read::cpu.inst 62016 # Number of bytes read from this memory
|
|
system.physmem.bytes_read::cpu.data 125796608 # Number of bytes read from this memory
|
|
system.physmem.bytes_read::total 125858624 # Number of bytes read from this memory
|
|
system.physmem.bytes_inst_read::cpu.inst 62016 # Number of instructions bytes read from this memory
|
|
system.physmem.bytes_inst_read::total 62016 # Number of instructions bytes read from this memory
|
|
system.physmem.bytes_written::writebacks 65265344 # Number of bytes written to this memory
|
|
system.physmem.bytes_written::total 65265344 # Number of bytes written to this memory
|
|
system.physmem.num_reads::cpu.inst 969 # Number of read requests responded to by this memory
|
|
system.physmem.num_reads::cpu.data 1965572 # Number of read requests responded to by this memory
|
|
system.physmem.num_reads::total 1966541 # Number of read requests responded to by this memory
|
|
system.physmem.num_writes::writebacks 1019771 # Number of write requests responded to by this memory
|
|
system.physmem.num_writes::total 1019771 # Number of write requests responded to by this memory
|
|
system.physmem.bw_read::cpu.inst 93149 # Total read bandwidth from this memory (bytes/s)
|
|
system.physmem.bw_read::cpu.data 188948772 # Total read bandwidth from this memory (bytes/s)
|
|
system.physmem.bw_read::total 189041922 # Total read bandwidth from this memory (bytes/s)
|
|
system.physmem.bw_inst_read::cpu.inst 93149 # Instruction read bandwidth from this memory (bytes/s)
|
|
system.physmem.bw_inst_read::total 93149 # Instruction read bandwidth from this memory (bytes/s)
|
|
system.physmem.bw_write::writebacks 98029723 # Write bandwidth from this memory (bytes/s)
|
|
system.physmem.bw_write::total 98029723 # Write bandwidth from this memory (bytes/s)
|
|
system.physmem.bw_total::writebacks 98029723 # Total bandwidth to/from this memory (bytes/s)
|
|
system.physmem.bw_total::cpu.inst 93149 # Total bandwidth to/from this memory (bytes/s)
|
|
system.physmem.bw_total::cpu.data 188948772 # Total bandwidth to/from this memory (bytes/s)
|
|
system.physmem.bw_total::total 287071645 # Total bandwidth to/from this memory (bytes/s)
|
|
system.physmem.readReqs 1966541 # Total number of read requests seen
|
|
system.physmem.writeReqs 1019771 # Total number of write requests seen
|
|
system.physmem.cpureqs 2988947 # Reqs generatd by CPU via cache - shady
|
|
system.physmem.bytesRead 125858624 # Total number of bytes read from memory
|
|
system.physmem.bytesWritten 65265344 # Total number of bytes written to memory
|
|
system.physmem.bytesConsumedRd 125858624 # bytesRead derated as per pkt->getSize()
|
|
system.physmem.bytesConsumedWr 65265344 # bytesWritten derated as per pkt->getSize()
|
|
system.physmem.servicedByWrQ 566 # Number of read reqs serviced by write Q
|
|
system.physmem.neitherReadNorWrite 0 # Reqs where no action is needed
|
|
system.physmem.perBankRdReqs::0 122611 # Track reads on a per bank basis
|
|
system.physmem.perBankRdReqs::1 122314 # Track reads on a per bank basis
|
|
system.physmem.perBankRdReqs::2 122187 # Track reads on a per bank basis
|
|
system.physmem.perBankRdReqs::3 124202 # Track reads on a per bank basis
|
|
system.physmem.perBankRdReqs::4 123643 # Track reads on a per bank basis
|
|
system.physmem.perBankRdReqs::5 122594 # Track reads on a per bank basis
|
|
system.physmem.perBankRdReqs::6 120701 # Track reads on a per bank basis
|
|
system.physmem.perBankRdReqs::7 121432 # Track reads on a per bank basis
|
|
system.physmem.perBankRdReqs::8 121606 # Track reads on a per bank basis
|
|
system.physmem.perBankRdReqs::9 122264 # Track reads on a per bank basis
|
|
system.physmem.perBankRdReqs::10 121460 # Track reads on a per bank basis
|
|
system.physmem.perBankRdReqs::11 123481 # Track reads on a per bank basis
|
|
system.physmem.perBankRdReqs::12 125598 # Track reads on a per bank basis
|
|
system.physmem.perBankRdReqs::13 124291 # Track reads on a per bank basis
|
|
system.physmem.perBankRdReqs::14 123180 # Track reads on a per bank basis
|
|
system.physmem.perBankRdReqs::15 124411 # Track reads on a per bank basis
|
|
system.physmem.perBankWrReqs::0 63480 # Track writes on a per bank basis
|
|
system.physmem.perBankWrReqs::1 62406 # Track writes on a per bank basis
|
|
system.physmem.perBankWrReqs::2 63107 # Track writes on a per bank basis
|
|
system.physmem.perBankWrReqs::3 63843 # Track writes on a per bank basis
|
|
system.physmem.perBankWrReqs::4 64137 # Track writes on a per bank basis
|
|
system.physmem.perBankWrReqs::5 63874 # Track writes on a per bank basis
|
|
system.physmem.perBankWrReqs::6 63470 # Track writes on a per bank basis
|
|
system.physmem.perBankWrReqs::7 63464 # Track writes on a per bank basis
|
|
system.physmem.perBankWrReqs::8 63489 # Track writes on a per bank basis
|
|
system.physmem.perBankWrReqs::9 63818 # Track writes on a per bank basis
|
|
system.physmem.perBankWrReqs::10 63362 # Track writes on a per bank basis
|
|
system.physmem.perBankWrReqs::11 64260 # Track writes on a per bank basis
|
|
system.physmem.perBankWrReqs::12 64664 # Track writes on a per bank basis
|
|
system.physmem.perBankWrReqs::13 64287 # Track writes on a per bank basis
|
|
system.physmem.perBankWrReqs::14 63760 # Track writes on a per bank basis
|
|
system.physmem.perBankWrReqs::15 64350 # Track writes on a per bank basis
|
|
system.physmem.numRdRetry 0 # Number of times rd buffer was full causing retry
|
|
system.physmem.numWrRetry 2635 # Number of times wr buffer was full causing retry
|
|
system.physmem.totGap 665770904000 # Total gap between requests
|
|
system.physmem.readPktSize::0 0 # Categorize read packet sizes
|
|
system.physmem.readPktSize::1 0 # Categorize read packet sizes
|
|
system.physmem.readPktSize::2 0 # Categorize read packet sizes
|
|
system.physmem.readPktSize::3 0 # Categorize read packet sizes
|
|
system.physmem.readPktSize::4 0 # Categorize read packet sizes
|
|
system.physmem.readPktSize::5 0 # Categorize read packet sizes
|
|
system.physmem.readPktSize::6 1966541 # Categorize read packet sizes
|
|
system.physmem.writePktSize::0 0 # Categorize write packet sizes
|
|
system.physmem.writePktSize::1 0 # Categorize write packet sizes
|
|
system.physmem.writePktSize::2 0 # Categorize write packet sizes
|
|
system.physmem.writePktSize::3 0 # Categorize write packet sizes
|
|
system.physmem.writePktSize::4 0 # Categorize write packet sizes
|
|
system.physmem.writePktSize::5 0 # Categorize write packet sizes
|
|
system.physmem.writePktSize::6 1019771 # Categorize write packet sizes
|
|
system.physmem.rdQLenPdf::0 1625771 # What read queue length does an incoming req see
|
|
system.physmem.rdQLenPdf::1 234883 # What read queue length does an incoming req see
|
|
system.physmem.rdQLenPdf::2 77503 # What read queue length does an incoming req see
|
|
system.physmem.rdQLenPdf::3 27794 # What read queue length does an incoming req see
|
|
system.physmem.rdQLenPdf::4 19 # What read queue length does an incoming req see
|
|
system.physmem.rdQLenPdf::5 4 # What read queue length does an incoming req see
|
|
system.physmem.rdQLenPdf::6 1 # What read queue length does an incoming req see
|
|
system.physmem.rdQLenPdf::7 0 # What read queue length does an incoming req see
|
|
system.physmem.rdQLenPdf::8 0 # What read queue length does an incoming req see
|
|
system.physmem.rdQLenPdf::9 0 # What read queue length does an incoming req see
|
|
system.physmem.rdQLenPdf::10 0 # What read queue length does an incoming req see
|
|
system.physmem.rdQLenPdf::11 0 # What read queue length does an incoming req see
|
|
system.physmem.rdQLenPdf::12 0 # What read queue length does an incoming req see
|
|
system.physmem.rdQLenPdf::13 0 # What read queue length does an incoming req see
|
|
system.physmem.rdQLenPdf::14 0 # What read queue length does an incoming req see
|
|
system.physmem.rdQLenPdf::15 0 # What read queue length does an incoming req see
|
|
system.physmem.rdQLenPdf::16 0 # What read queue length does an incoming req see
|
|
system.physmem.rdQLenPdf::17 0 # What read queue length does an incoming req see
|
|
system.physmem.rdQLenPdf::18 0 # What read queue length does an incoming req see
|
|
system.physmem.rdQLenPdf::19 0 # What read queue length does an incoming req see
|
|
system.physmem.rdQLenPdf::20 0 # What read queue length does an incoming req see
|
|
system.physmem.rdQLenPdf::21 0 # What read queue length does an incoming req see
|
|
system.physmem.rdQLenPdf::22 0 # What read queue length does an incoming req see
|
|
system.physmem.rdQLenPdf::23 0 # What read queue length does an incoming req see
|
|
system.physmem.rdQLenPdf::24 0 # What read queue length does an incoming req see
|
|
system.physmem.rdQLenPdf::25 0 # What read queue length does an incoming req see
|
|
system.physmem.rdQLenPdf::26 0 # What read queue length does an incoming req see
|
|
system.physmem.rdQLenPdf::27 0 # What read queue length does an incoming req see
|
|
system.physmem.rdQLenPdf::28 0 # What read queue length does an incoming req see
|
|
system.physmem.rdQLenPdf::29 0 # What read queue length does an incoming req see
|
|
system.physmem.rdQLenPdf::30 0 # What read queue length does an incoming req see
|
|
system.physmem.rdQLenPdf::31 0 # What read queue length does an incoming req see
|
|
system.physmem.wrQLenPdf::0 42250 # What write queue length does an incoming req see
|
|
system.physmem.wrQLenPdf::1 43943 # What write queue length does an incoming req see
|
|
system.physmem.wrQLenPdf::2 44238 # What write queue length does an incoming req see
|
|
system.physmem.wrQLenPdf::3 44300 # What write queue length does an incoming req see
|
|
system.physmem.wrQLenPdf::4 44316 # What write queue length does an incoming req see
|
|
system.physmem.wrQLenPdf::5 44321 # What write queue length does an incoming req see
|
|
system.physmem.wrQLenPdf::6 44321 # What write queue length does an incoming req see
|
|
system.physmem.wrQLenPdf::7 44322 # What write queue length does an incoming req see
|
|
system.physmem.wrQLenPdf::8 44322 # What write queue length does an incoming req see
|
|
system.physmem.wrQLenPdf::9 44338 # What write queue length does an incoming req see
|
|
system.physmem.wrQLenPdf::10 44338 # What write queue length does an incoming req see
|
|
system.physmem.wrQLenPdf::11 44338 # What write queue length does an incoming req see
|
|
system.physmem.wrQLenPdf::12 44338 # What write queue length does an incoming req see
|
|
system.physmem.wrQLenPdf::13 44338 # What write queue length does an incoming req see
|
|
system.physmem.wrQLenPdf::14 44338 # What write queue length does an incoming req see
|
|
system.physmem.wrQLenPdf::15 44338 # What write queue length does an incoming req see
|
|
system.physmem.wrQLenPdf::16 44338 # What write queue length does an incoming req see
|
|
system.physmem.wrQLenPdf::17 44338 # What write queue length does an incoming req see
|
|
system.physmem.wrQLenPdf::18 44338 # What write queue length does an incoming req see
|
|
system.physmem.wrQLenPdf::19 44338 # What write queue length does an incoming req see
|
|
system.physmem.wrQLenPdf::20 44337 # What write queue length does an incoming req see
|
|
system.physmem.wrQLenPdf::21 44337 # What write queue length does an incoming req see
|
|
system.physmem.wrQLenPdf::22 44337 # What write queue length does an incoming req see
|
|
system.physmem.wrQLenPdf::23 2088 # What write queue length does an incoming req see
|
|
system.physmem.wrQLenPdf::24 395 # What write queue length does an incoming req see
|
|
system.physmem.wrQLenPdf::25 100 # What write queue length does an incoming req see
|
|
system.physmem.wrQLenPdf::26 38 # What write queue length does an incoming req see
|
|
system.physmem.wrQLenPdf::27 22 # What write queue length does an incoming req see
|
|
system.physmem.wrQLenPdf::28 17 # What write queue length does an incoming req see
|
|
system.physmem.wrQLenPdf::29 17 # What write queue length does an incoming req see
|
|
system.physmem.wrQLenPdf::30 16 # What write queue length does an incoming req see
|
|
system.physmem.wrQLenPdf::31 16 # What write queue length does an incoming req see
|
|
system.physmem.totQLat 34478547500 # Total cycles spent in queuing delays
|
|
system.physmem.totMemAccLat 102599787500 # Sum of mem lat for all requests
|
|
system.physmem.totBusLat 9829875000 # Total cycles spent in databus access
|
|
system.physmem.totBankLat 58291365000 # Total cycles spent in bank access
|
|
system.physmem.avgQLat 17537.63 # Average queueing delay per request
|
|
system.physmem.avgBankLat 29650.10 # Average bank access latency per request
|
|
system.physmem.avgBusLat 5000.00 # Average bus latency per request
|
|
system.physmem.avgMemAccLat 52187.74 # Average memory access latency
|
|
system.physmem.avgRdBW 189.04 # Average achieved read bandwidth in MB/s
|
|
system.physmem.avgWrBW 98.03 # Average achieved write bandwidth in MB/s
|
|
system.physmem.avgConsumedRdBW 189.04 # Average consumed read bandwidth in MB/s
|
|
system.physmem.avgConsumedWrBW 98.03 # Average consumed write bandwidth in MB/s
|
|
system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MB/s
|
|
system.physmem.busUtil 2.24 # Data bus utilization in percentage
|
|
system.physmem.avgRdQLen 0.15 # Average read queue length over time
|
|
system.physmem.avgWrQLen 10.14 # Average write queue length over time
|
|
system.physmem.readRowHits 776350 # Number of row buffer hits during reads
|
|
system.physmem.writeRowHits 285987 # Number of row buffer hits during writes
|
|
system.physmem.readRowHitRate 39.49 # Row buffer hit rate for reads
|
|
system.physmem.writeRowHitRate 28.04 # Row buffer hit rate for writes
|
|
system.physmem.avgGap 222940.84 # Average gap between requests
|
|
system.cpu.branchPred.lookups 381390262 # Number of BP lookups
|
|
system.cpu.branchPred.condPredicted 296397889 # Number of conditional branches predicted
|
|
system.cpu.branchPred.condIncorrect 16086653 # Number of conditional branches incorrect
|
|
system.cpu.branchPred.BTBLookups 262140629 # Number of BTB lookups
|
|
system.cpu.branchPred.BTBHits 259559256 # Number of BTB hits
|
|
system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
|
|
system.cpu.branchPred.BTBHitPct 99.015272 # BTB Hit Percentage
|
|
system.cpu.branchPred.usedRAS 24699160 # Number of times the RAS was used to get a target.
|
|
system.cpu.branchPred.RASInCorrect 3055 # Number of incorrect RAS predictions.
|
|
system.cpu.dtb.fetch_hits 0 # ITB hits
|
|
system.cpu.dtb.fetch_misses 0 # ITB misses
|
|
system.cpu.dtb.fetch_acv 0 # ITB acv
|
|
system.cpu.dtb.fetch_accesses 0 # ITB accesses
|
|
system.cpu.dtb.read_hits 613788534 # DTB read hits
|
|
system.cpu.dtb.read_misses 11249325 # DTB read misses
|
|
system.cpu.dtb.read_acv 0 # DTB read access violations
|
|
system.cpu.dtb.read_accesses 625037859 # DTB read accesses
|
|
system.cpu.dtb.write_hits 212245958 # DTB write hits
|
|
system.cpu.dtb.write_misses 7142739 # DTB write misses
|
|
system.cpu.dtb.write_acv 0 # DTB write access violations
|
|
system.cpu.dtb.write_accesses 219388697 # DTB write accesses
|
|
system.cpu.dtb.data_hits 826034492 # DTB hits
|
|
system.cpu.dtb.data_misses 18392064 # DTB misses
|
|
system.cpu.dtb.data_acv 0 # DTB access violations
|
|
system.cpu.dtb.data_accesses 844426556 # DTB accesses
|
|
system.cpu.itb.fetch_hits 390787767 # ITB hits
|
|
system.cpu.itb.fetch_misses 43 # ITB misses
|
|
system.cpu.itb.fetch_acv 0 # ITB acv
|
|
system.cpu.itb.fetch_accesses 390787810 # ITB accesses
|
|
system.cpu.itb.read_hits 0 # DTB read hits
|
|
system.cpu.itb.read_misses 0 # DTB read misses
|
|
system.cpu.itb.read_acv 0 # DTB read access violations
|
|
system.cpu.itb.read_accesses 0 # DTB read accesses
|
|
system.cpu.itb.write_hits 0 # DTB write hits
|
|
system.cpu.itb.write_misses 0 # DTB write misses
|
|
system.cpu.itb.write_acv 0 # DTB write access violations
|
|
system.cpu.itb.write_accesses 0 # DTB write accesses
|
|
system.cpu.itb.data_hits 0 # DTB hits
|
|
system.cpu.itb.data_misses 0 # DTB misses
|
|
system.cpu.itb.data_acv 0 # DTB access violations
|
|
system.cpu.itb.data_accesses 0 # DTB accesses
|
|
system.cpu.workload.num_syscalls 29 # Number of system calls
|
|
system.cpu.numCycles 1331541946 # number of cpu cycles simulated
|
|
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
|
|
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
|
|
system.cpu.fetch.icacheStallCycles 402238482 # Number of cycles fetch is stalled on an Icache miss
|
|
system.cpu.fetch.Insts 3159760476 # Number of instructions fetch has processed
|
|
system.cpu.fetch.Branches 381390262 # Number of branches that fetch encountered
|
|
system.cpu.fetch.predictedBranches 284258416 # Number of branches that fetch has predicted taken
|
|
system.cpu.fetch.Cycles 574242721 # Number of cycles fetch has run and was not squashing or blocked
|
|
system.cpu.fetch.SquashCycles 140320135 # Number of cycles fetch has spent squashing
|
|
system.cpu.fetch.BlockedCycles 173885771 # Number of cycles fetch has spent blocked
|
|
system.cpu.fetch.MiscStallCycles 30 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
|
|
system.cpu.fetch.PendingTrapStallCycles 1317 # Number of stall cycles due to pending traps
|
|
system.cpu.fetch.IcacheWaitRetryStallCycles 44 # Number of stall cycles due to full MSHR
|
|
system.cpu.fetch.CacheLines 390787767 # Number of cache lines fetched
|
|
system.cpu.fetch.IcacheSquashes 8065204 # Number of outstanding Icache misses that were squashed
|
|
system.cpu.fetch.rateDist::samples 1266865295 # Number of instructions fetched each cycle (Total)
|
|
system.cpu.fetch.rateDist::mean 2.494157 # Number of instructions fetched each cycle (Total)
|
|
system.cpu.fetch.rateDist::stdev 3.152669 # Number of instructions fetched each cycle (Total)
|
|
system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
|
|
system.cpu.fetch.rateDist::0 692622574 54.67% 54.67% # Number of instructions fetched each cycle (Total)
|
|
system.cpu.fetch.rateDist::1 42615431 3.36% 58.04% # Number of instructions fetched each cycle (Total)
|
|
system.cpu.fetch.rateDist::2 21758353 1.72% 59.75% # Number of instructions fetched each cycle (Total)
|
|
system.cpu.fetch.rateDist::3 39697295 3.13% 62.89% # Number of instructions fetched each cycle (Total)
|
|
system.cpu.fetch.rateDist::4 129259260 10.20% 73.09% # Number of instructions fetched each cycle (Total)
|
|
system.cpu.fetch.rateDist::5 61526950 4.86% 77.95% # Number of instructions fetched each cycle (Total)
|
|
system.cpu.fetch.rateDist::6 38544819 3.04% 80.99% # Number of instructions fetched each cycle (Total)
|
|
system.cpu.fetch.rateDist::7 28129154 2.22% 83.21% # Number of instructions fetched each cycle (Total)
|
|
system.cpu.fetch.rateDist::8 212711459 16.79% 100.00% # Number of instructions fetched each cycle (Total)
|
|
system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
|
|
system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
|
|
system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
|
|
system.cpu.fetch.rateDist::total 1266865295 # Number of instructions fetched each cycle (Total)
|
|
system.cpu.fetch.branchRate 0.286428 # Number of branch fetches per cycle
|
|
system.cpu.fetch.rate 2.373009 # Number of inst fetches per cycle
|
|
system.cpu.decode.IdleCycles 433949818 # Number of cycles decode is idle
|
|
system.cpu.decode.BlockedCycles 155380202 # Number of cycles decode is blocked
|
|
system.cpu.decode.RunCycles 542435049 # Number of cycles decode is running
|
|
system.cpu.decode.UnblockCycles 18604092 # Number of cycles decode is unblocking
|
|
system.cpu.decode.SquashCycles 116496134 # Number of cycles decode is squashing
|
|
system.cpu.decode.BranchResolved 58311036 # Number of times decode resolved a branch
|
|
system.cpu.decode.BranchMispred 855 # Number of times decode detected a branch misprediction
|
|
system.cpu.decode.DecodedInsts 3087126857 # Number of instructions handled by decode
|
|
system.cpu.decode.SquashedInsts 2089 # Number of squashed instructions handled by decode
|
|
system.cpu.rename.SquashCycles 116496134 # Number of cycles rename is squashing
|
|
system.cpu.rename.IdleCycles 456815247 # Number of cycles rename is idle
|
|
system.cpu.rename.BlockCycles 101557658 # Number of cycles rename is blocking
|
|
system.cpu.rename.serializeStallCycles 5194 # count of cycles rename stalled for serializing inst
|
|
system.cpu.rename.RunCycles 535499027 # Number of cycles rename is running
|
|
system.cpu.rename.UnblockCycles 56492035 # Number of cycles rename is unblocking
|
|
system.cpu.rename.RenamedInsts 3005134049 # Number of instructions processed by rename
|
|
system.cpu.rename.ROBFullEvents 566488 # Number of times rename has blocked due to ROB full
|
|
system.cpu.rename.IQFullEvents 1739616 # Number of times rename has blocked due to IQ full
|
|
system.cpu.rename.LSQFullEvents 50408333 # Number of times rename has blocked due to LSQ full
|
|
system.cpu.rename.RenamedOperands 2246840239 # Number of destination operands rename has renamed
|
|
system.cpu.rename.RenameLookups 3897438135 # Number of register rename lookups that rename has made
|
|
system.cpu.rename.int_rename_lookups 3896197591 # Number of integer rename lookups
|
|
system.cpu.rename.fp_rename_lookups 1240544 # Number of floating rename lookups
|
|
system.cpu.rename.CommittedMaps 1376202963 # Number of HB maps that are committed
|
|
system.cpu.rename.UndoneMaps 870637276 # Number of HB maps that are undone due to squashing
|
|
system.cpu.rename.serializingInsts 168 # count of serializing insts renamed
|
|
system.cpu.rename.tempSerializingInsts 166 # count of temporary serializing insts renamed
|
|
system.cpu.rename.skidInsts 121366950 # count of insts added to the skid buffer
|
|
system.cpu.memDep0.insertedLoads 679350790 # Number of loads inserted to the mem dependence unit.
|
|
system.cpu.memDep0.insertedStores 255350759 # Number of stores inserted to the mem dependence unit.
|
|
system.cpu.memDep0.conflictingLoads 67967300 # Number of conflicting loads.
|
|
system.cpu.memDep0.conflictingStores 37114772 # Number of conflicting stores.
|
|
system.cpu.iq.iqInstsAdded 2723579625 # Number of instructions added to the IQ (excludes non-spec)
|
|
system.cpu.iq.iqNonSpecInstsAdded 126 # Number of non-speculative instructions added to the IQ
|
|
system.cpu.iq.iqInstsIssued 2508981641 # Number of instructions issued
|
|
system.cpu.iq.iqSquashedInstsIssued 3091159 # Number of squashed instructions issued
|
|
system.cpu.iq.iqSquashedInstsExamined 978310045 # Number of squashed instructions iterated over during squash; mainly for profiling
|
|
system.cpu.iq.iqSquashedOperandsExamined 415071720 # Number of squashed operands that are examined and possibly removed from graph
|
|
system.cpu.iq.iqSquashedNonSpecRemoved 97 # Number of squashed non-spec instructions that were removed
|
|
system.cpu.iq.issued_per_cycle::samples 1266865295 # Number of insts issued each cycle
|
|
system.cpu.iq.issued_per_cycle::mean 1.980464 # Number of insts issued each cycle
|
|
system.cpu.iq.issued_per_cycle::stdev 1.972855 # Number of insts issued each cycle
|
|
system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
|
|
system.cpu.iq.issued_per_cycle::0 426523141 33.67% 33.67% # Number of insts issued each cycle
|
|
system.cpu.iq.issued_per_cycle::1 201951837 15.94% 49.61% # Number of insts issued each cycle
|
|
system.cpu.iq.issued_per_cycle::2 185492394 14.64% 64.25% # Number of insts issued each cycle
|
|
system.cpu.iq.issued_per_cycle::3 153160708 12.09% 76.34% # Number of insts issued each cycle
|
|
system.cpu.iq.issued_per_cycle::4 133131866 10.51% 86.85% # Number of insts issued each cycle
|
|
system.cpu.iq.issued_per_cycle::5 81031270 6.40% 93.25% # Number of insts issued each cycle
|
|
system.cpu.iq.issued_per_cycle::6 65244416 5.15% 98.40% # Number of insts issued each cycle
|
|
system.cpu.iq.issued_per_cycle::7 15224722 1.20% 99.60% # Number of insts issued each cycle
|
|
system.cpu.iq.issued_per_cycle::8 5104941 0.40% 100.00% # Number of insts issued each cycle
|
|
system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
|
|
system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
|
|
system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
|
|
system.cpu.iq.issued_per_cycle::total 1266865295 # Number of insts issued each cycle
|
|
system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
|
|
system.cpu.iq.fu_full::IntAlu 2143481 11.64% 11.64% # attempts to use FU when none available
|
|
system.cpu.iq.fu_full::IntMult 0 0.00% 11.64% # attempts to use FU when none available
|
|
system.cpu.iq.fu_full::IntDiv 0 0.00% 11.64% # attempts to use FU when none available
|
|
system.cpu.iq.fu_full::FloatAdd 0 0.00% 11.64% # attempts to use FU when none available
|
|
system.cpu.iq.fu_full::FloatCmp 0 0.00% 11.64% # attempts to use FU when none available
|
|
system.cpu.iq.fu_full::FloatCvt 0 0.00% 11.64% # attempts to use FU when none available
|
|
system.cpu.iq.fu_full::FloatMult 0 0.00% 11.64% # attempts to use FU when none available
|
|
system.cpu.iq.fu_full::FloatDiv 0 0.00% 11.64% # attempts to use FU when none available
|
|
system.cpu.iq.fu_full::FloatSqrt 0 0.00% 11.64% # attempts to use FU when none available
|
|
system.cpu.iq.fu_full::SimdAdd 0 0.00% 11.64% # attempts to use FU when none available
|
|
system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 11.64% # attempts to use FU when none available
|
|
system.cpu.iq.fu_full::SimdAlu 0 0.00% 11.64% # attempts to use FU when none available
|
|
system.cpu.iq.fu_full::SimdCmp 0 0.00% 11.64% # attempts to use FU when none available
|
|
system.cpu.iq.fu_full::SimdCvt 0 0.00% 11.64% # attempts to use FU when none available
|
|
system.cpu.iq.fu_full::SimdMisc 0 0.00% 11.64% # attempts to use FU when none available
|
|
system.cpu.iq.fu_full::SimdMult 0 0.00% 11.64% # attempts to use FU when none available
|
|
system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 11.64% # attempts to use FU when none available
|
|
system.cpu.iq.fu_full::SimdShift 0 0.00% 11.64% # attempts to use FU when none available
|
|
system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 11.64% # attempts to use FU when none available
|
|
system.cpu.iq.fu_full::SimdSqrt 0 0.00% 11.64% # attempts to use FU when none available
|
|
system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 11.64% # attempts to use FU when none available
|
|
system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 11.64% # attempts to use FU when none available
|
|
system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 11.64% # attempts to use FU when none available
|
|
system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 11.64% # attempts to use FU when none available
|
|
system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 11.64% # attempts to use FU when none available
|
|
system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 11.64% # attempts to use FU when none available
|
|
system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 11.64% # attempts to use FU when none available
|
|
system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 11.64% # attempts to use FU when none available
|
|
system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 11.64% # attempts to use FU when none available
|
|
system.cpu.iq.fu_full::MemRead 11871999 64.46% 76.10% # attempts to use FU when none available
|
|
system.cpu.iq.fu_full::MemWrite 4401590 23.90% 100.00% # attempts to use FU when none available
|
|
system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
|
|
system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
|
|
system.cpu.iq.FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued
|
|
system.cpu.iq.FU_type_0::IntAlu 1643559437 65.51% 65.51% # Type of FU issued
|
|
system.cpu.iq.FU_type_0::IntMult 106 0.00% 65.51% # Type of FU issued
|
|
system.cpu.iq.FU_type_0::IntDiv 0 0.00% 65.51% # Type of FU issued
|
|
system.cpu.iq.FU_type_0::FloatAdd 261 0.00% 65.51% # Type of FU issued
|
|
system.cpu.iq.FU_type_0::FloatCmp 16 0.00% 65.51% # Type of FU issued
|
|
system.cpu.iq.FU_type_0::FloatCvt 162 0.00% 65.51% # Type of FU issued
|
|
system.cpu.iq.FU_type_0::FloatMult 31 0.00% 65.51% # Type of FU issued
|
|
system.cpu.iq.FU_type_0::FloatDiv 24 0.00% 65.51% # Type of FU issued
|
|
system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 65.51% # Type of FU issued
|
|
system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 65.51% # Type of FU issued
|
|
system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 65.51% # Type of FU issued
|
|
system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 65.51% # Type of FU issued
|
|
system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 65.51% # Type of FU issued
|
|
system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 65.51% # Type of FU issued
|
|
system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 65.51% # Type of FU issued
|
|
system.cpu.iq.FU_type_0::SimdMult 0 0.00% 65.51% # Type of FU issued
|
|
system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 65.51% # Type of FU issued
|
|
system.cpu.iq.FU_type_0::SimdShift 0 0.00% 65.51% # Type of FU issued
|
|
system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 65.51% # Type of FU issued
|
|
system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 65.51% # Type of FU issued
|
|
system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 65.51% # Type of FU issued
|
|
system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 65.51% # Type of FU issued
|
|
system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 65.51% # Type of FU issued
|
|
system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 65.51% # Type of FU issued
|
|
system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 65.51% # Type of FU issued
|
|
system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 65.51% # Type of FU issued
|
|
system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 65.51% # Type of FU issued
|
|
system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 65.51% # Type of FU issued
|
|
system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 65.51% # Type of FU issued
|
|
system.cpu.iq.FU_type_0::MemRead 641411468 25.56% 91.07% # Type of FU issued
|
|
system.cpu.iq.FU_type_0::MemWrite 224010136 8.93% 100.00% # Type of FU issued
|
|
system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
|
|
system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
|
|
system.cpu.iq.FU_type_0::total 2508981641 # Type of FU issued
|
|
system.cpu.iq.rate 1.884268 # Inst issue rate
|
|
system.cpu.iq.fu_busy_cnt 18417070 # FU busy when requested
|
|
system.cpu.iq.fu_busy_rate 0.007340 # FU busy rate (busy events/executed inst)
|
|
system.cpu.iq.int_inst_queue_reads 6304440735 # Number of integer instruction queue reads
|
|
system.cpu.iq.int_inst_queue_writes 3700781380 # Number of integer instruction queue writes
|
|
system.cpu.iq.int_inst_queue_wakeup_accesses 2412589185 # Number of integer instruction queue wakeup accesses
|
|
system.cpu.iq.fp_inst_queue_reads 1896071 # Number of floating instruction queue reads
|
|
system.cpu.iq.fp_inst_queue_writes 1214370 # Number of floating instruction queue writes
|
|
system.cpu.iq.fp_inst_queue_wakeup_accesses 849902 # Number of floating instruction queue wakeup accesses
|
|
system.cpu.iq.int_alu_accesses 2526461544 # Number of integer alu accesses
|
|
system.cpu.iq.fp_alu_accesses 937167 # Number of floating point alu accesses
|
|
system.cpu.iew.lsq.thread0.forwLoads 62583251 # Number of loads that had data forwarded from stores
|
|
system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
|
|
system.cpu.iew.lsq.thread0.squashedLoads 234755127 # Number of loads squashed
|
|
system.cpu.iew.lsq.thread0.ignoredResponses 263530 # Number of memory responses ignored because the instruction is squashed
|
|
system.cpu.iew.lsq.thread0.memOrderViolation 107682 # Number of memory ordering violations
|
|
system.cpu.iew.lsq.thread0.squashedStores 94622257 # Number of stores squashed
|
|
system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
|
|
system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
|
|
system.cpu.iew.lsq.thread0.rescheduledLoads 167 # Number of loads that were rescheduled
|
|
system.cpu.iew.lsq.thread0.cacheBlocked 1505929 # Number of times an access to memory failed due to the cache being blocked
|
|
system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
|
|
system.cpu.iew.iewSquashCycles 116496134 # Number of cycles IEW is squashing
|
|
system.cpu.iew.iewBlockCycles 45259128 # Number of cycles IEW is blocking
|
|
system.cpu.iew.iewUnblockCycles 1153276 # Number of cycles IEW is unblocking
|
|
system.cpu.iew.iewDispatchedInsts 2865598045 # Number of instructions dispatched to IQ
|
|
system.cpu.iew.iewDispSquashedInsts 8882954 # Number of squashed instructions skipped by dispatch
|
|
system.cpu.iew.iewDispLoadInsts 679350790 # Number of dispatched load instructions
|
|
system.cpu.iew.iewDispStoreInsts 255350759 # Number of dispatched store instructions
|
|
system.cpu.iew.iewDispNonSpecInsts 126 # Number of dispatched non-speculative instructions
|
|
system.cpu.iew.iewIQFullEvents 296462 # Number of times the IQ has become full, causing a stall
|
|
system.cpu.iew.iewLSQFullEvents 17110 # Number of times the LSQ has become full, causing a stall
|
|
system.cpu.iew.memOrderViolationEvents 107682 # Number of memory order violations
|
|
system.cpu.iew.predictedTakenIncorrect 10363121 # Number of branches that were predicted taken incorrectly
|
|
system.cpu.iew.predictedNotTakenIncorrect 8561161 # Number of branches that were predicted not taken incorrectly
|
|
system.cpu.iew.branchMispredicts 18924282 # Number of branch mispredicts detected at execute
|
|
system.cpu.iew.iewExecutedInsts 2461596227 # Number of executed instructions
|
|
system.cpu.iew.iewExecLoadInsts 625038408 # Number of load instructions executed
|
|
system.cpu.iew.iewExecSquashedInsts 47385414 # Number of squashed instructions skipped in execute
|
|
system.cpu.iew.exec_swp 0 # number of swp insts executed
|
|
system.cpu.iew.exec_nop 142018294 # number of nop insts executed
|
|
system.cpu.iew.exec_refs 844427141 # number of memory reference insts executed
|
|
system.cpu.iew.exec_branches 300792164 # Number of branches executed
|
|
system.cpu.iew.exec_stores 219388733 # Number of stores executed
|
|
system.cpu.iew.exec_rate 1.848681 # Inst execution rate
|
|
system.cpu.iew.wb_sent 2441396740 # cumulative count of insts sent to commit
|
|
system.cpu.iew.wb_count 2413439087 # cumulative count of insts written-back
|
|
system.cpu.iew.wb_producers 1388573479 # num instructions producing a value
|
|
system.cpu.iew.wb_consumers 1764243384 # num instructions consuming a value
|
|
system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
|
|
system.cpu.iew.wb_rate 1.812515 # insts written-back per cycle
|
|
system.cpu.iew.wb_fanout 0.787065 # average fanout of values written-back
|
|
system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
|
|
system.cpu.commit.commitSquashedInsts 824671147 # The number of squashed insts skipped by commit
|
|
system.cpu.commit.commitNonSpecStalls 29 # The number of times commit has been forced to stall to communicate backwards
|
|
system.cpu.commit.branchMispredicts 16085857 # The number of times a branch was mispredicted
|
|
system.cpu.commit.committed_per_cycle::samples 1150369161 # Number of insts commited each cycle
|
|
system.cpu.commit.committed_per_cycle::mean 1.581910 # Number of insts commited each cycle
|
|
system.cpu.commit.committed_per_cycle::stdev 2.512649 # Number of insts commited each cycle
|
|
system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
|
|
system.cpu.commit.committed_per_cycle::0 636844570 55.36% 55.36% # Number of insts commited each cycle
|
|
system.cpu.commit.committed_per_cycle::1 174611268 15.18% 70.54% # Number of insts commited each cycle
|
|
system.cpu.commit.committed_per_cycle::2 86171312 7.49% 78.03% # Number of insts commited each cycle
|
|
system.cpu.commit.committed_per_cycle::3 53631613 4.66% 82.69% # Number of insts commited each cycle
|
|
system.cpu.commit.committed_per_cycle::4 34569452 3.01% 85.70% # Number of insts commited each cycle
|
|
system.cpu.commit.committed_per_cycle::5 25367501 2.21% 87.90% # Number of insts commited each cycle
|
|
system.cpu.commit.committed_per_cycle::6 21831937 1.90% 89.80% # Number of insts commited each cycle
|
|
system.cpu.commit.committed_per_cycle::7 22907604 1.99% 91.79% # Number of insts commited each cycle
|
|
system.cpu.commit.committed_per_cycle::8 94433904 8.21% 100.00% # Number of insts commited each cycle
|
|
system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
|
|
system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
|
|
system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
|
|
system.cpu.commit.committed_per_cycle::total 1150369161 # Number of insts commited each cycle
|
|
system.cpu.commit.committedInsts 1819780126 # Number of instructions committed
|
|
system.cpu.commit.committedOps 1819780126 # Number of ops (including micro ops) committed
|
|
system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
|
|
system.cpu.commit.refs 605324165 # Number of memory references committed
|
|
system.cpu.commit.loads 444595663 # Number of loads committed
|
|
system.cpu.commit.membars 0 # Number of memory barriers committed
|
|
system.cpu.commit.branches 214632552 # Number of branches committed
|
|
system.cpu.commit.fp_insts 805525 # Number of committed floating point instructions.
|
|
system.cpu.commit.int_insts 1718967519 # Number of committed integer instructions.
|
|
system.cpu.commit.function_calls 16767440 # Number of function calls committed.
|
|
system.cpu.commit.bw_lim_events 94433904 # number cycles where commit BW limit reached
|
|
system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits
|
|
system.cpu.rob.rob_reads 3614607330 # The number of ROB reads
|
|
system.cpu.rob.rob_writes 5405498913 # The number of ROB writes
|
|
system.cpu.timesIdled 817784 # Number of times that the entire CPU went into an idle state and unscheduled itself
|
|
system.cpu.idleCycles 64676651 # Total number of cycles that the CPU has spent unscheduled due to idling
|
|
system.cpu.committedInsts 1736043781 # Number of Instructions Simulated
|
|
system.cpu.committedOps 1736043781 # Number of Ops (including micro ops) Simulated
|
|
system.cpu.committedInsts_total 1736043781 # Number of Instructions Simulated
|
|
system.cpu.cpi 0.766998 # CPI: Cycles Per Instruction
|
|
system.cpu.cpi_total 0.766998 # CPI: Total CPI of All Threads
|
|
system.cpu.ipc 1.303785 # IPC: Instructions Per Cycle
|
|
system.cpu.ipc_total 1.303785 # IPC: Total IPC of All Threads
|
|
system.cpu.int_regfile_reads 3317361939 # number of integer regfile reads
|
|
system.cpu.int_regfile_writes 1931707111 # number of integer regfile writes
|
|
system.cpu.fp_regfile_reads 30073 # number of floating regfile reads
|
|
system.cpu.fp_regfile_writes 529 # number of floating regfile writes
|
|
system.cpu.misc_regfile_reads 25 # number of misc regfile reads
|
|
system.cpu.misc_regfile_writes 1 # number of misc regfile writes
|
|
system.cpu.icache.replacements 1 # number of replacements
|
|
system.cpu.icache.tagsinuse 776.168102 # Cycle average of tags in use
|
|
system.cpu.icache.total_refs 390786293 # Total number of references to valid blocks.
|
|
system.cpu.icache.sampled_refs 969 # Sample count of references to valid blocks.
|
|
system.cpu.icache.avg_refs 403288.228070 # Average number of references to valid blocks.
|
|
system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
|
|
system.cpu.icache.occ_blocks::cpu.inst 776.168102 # Average occupied blocks per requestor
|
|
system.cpu.icache.occ_percent::cpu.inst 0.378988 # Average percentage of cache occupancy
|
|
system.cpu.icache.occ_percent::total 0.378988 # Average percentage of cache occupancy
|
|
system.cpu.icache.ReadReq_hits::cpu.inst 390786293 # number of ReadReq hits
|
|
system.cpu.icache.ReadReq_hits::total 390786293 # number of ReadReq hits
|
|
system.cpu.icache.demand_hits::cpu.inst 390786293 # number of demand (read+write) hits
|
|
system.cpu.icache.demand_hits::total 390786293 # number of demand (read+write) hits
|
|
system.cpu.icache.overall_hits::cpu.inst 390786293 # number of overall hits
|
|
system.cpu.icache.overall_hits::total 390786293 # number of overall hits
|
|
system.cpu.icache.ReadReq_misses::cpu.inst 1474 # number of ReadReq misses
|
|
system.cpu.icache.ReadReq_misses::total 1474 # number of ReadReq misses
|
|
system.cpu.icache.demand_misses::cpu.inst 1474 # number of demand (read+write) misses
|
|
system.cpu.icache.demand_misses::total 1474 # number of demand (read+write) misses
|
|
system.cpu.icache.overall_misses::cpu.inst 1474 # number of overall misses
|
|
system.cpu.icache.overall_misses::total 1474 # number of overall misses
|
|
system.cpu.icache.ReadReq_miss_latency::cpu.inst 87004499 # number of ReadReq miss cycles
|
|
system.cpu.icache.ReadReq_miss_latency::total 87004499 # number of ReadReq miss cycles
|
|
system.cpu.icache.demand_miss_latency::cpu.inst 87004499 # number of demand (read+write) miss cycles
|
|
system.cpu.icache.demand_miss_latency::total 87004499 # number of demand (read+write) miss cycles
|
|
system.cpu.icache.overall_miss_latency::cpu.inst 87004499 # number of overall miss cycles
|
|
system.cpu.icache.overall_miss_latency::total 87004499 # number of overall miss cycles
|
|
system.cpu.icache.ReadReq_accesses::cpu.inst 390787767 # number of ReadReq accesses(hits+misses)
|
|
system.cpu.icache.ReadReq_accesses::total 390787767 # number of ReadReq accesses(hits+misses)
|
|
system.cpu.icache.demand_accesses::cpu.inst 390787767 # number of demand (read+write) accesses
|
|
system.cpu.icache.demand_accesses::total 390787767 # number of demand (read+write) accesses
|
|
system.cpu.icache.overall_accesses::cpu.inst 390787767 # number of overall (read+write) accesses
|
|
system.cpu.icache.overall_accesses::total 390787767 # number of overall (read+write) accesses
|
|
system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000004 # miss rate for ReadReq accesses
|
|
system.cpu.icache.ReadReq_miss_rate::total 0.000004 # miss rate for ReadReq accesses
|
|
system.cpu.icache.demand_miss_rate::cpu.inst 0.000004 # miss rate for demand accesses
|
|
system.cpu.icache.demand_miss_rate::total 0.000004 # miss rate for demand accesses
|
|
system.cpu.icache.overall_miss_rate::cpu.inst 0.000004 # miss rate for overall accesses
|
|
system.cpu.icache.overall_miss_rate::total 0.000004 # miss rate for overall accesses
|
|
system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 59026.118725 # average ReadReq miss latency
|
|
system.cpu.icache.ReadReq_avg_miss_latency::total 59026.118725 # average ReadReq miss latency
|
|
system.cpu.icache.demand_avg_miss_latency::cpu.inst 59026.118725 # average overall miss latency
|
|
system.cpu.icache.demand_avg_miss_latency::total 59026.118725 # average overall miss latency
|
|
system.cpu.icache.overall_avg_miss_latency::cpu.inst 59026.118725 # average overall miss latency
|
|
system.cpu.icache.overall_avg_miss_latency::total 59026.118725 # average overall miss latency
|
|
system.cpu.icache.blocked_cycles::no_mshrs 1157 # number of cycles access was blocked
|
|
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
|
|
system.cpu.icache.blocked::no_mshrs 4 # number of cycles access was blocked
|
|
system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
|
|
system.cpu.icache.avg_blocked_cycles::no_mshrs 289.250000 # average number of cycles each access was blocked
|
|
system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
|
|
system.cpu.icache.fast_writes 0 # number of fast writes performed
|
|
system.cpu.icache.cache_copies 0 # number of cache copies performed
|
|
system.cpu.icache.ReadReq_mshr_hits::cpu.inst 505 # number of ReadReq MSHR hits
|
|
system.cpu.icache.ReadReq_mshr_hits::total 505 # number of ReadReq MSHR hits
|
|
system.cpu.icache.demand_mshr_hits::cpu.inst 505 # number of demand (read+write) MSHR hits
|
|
system.cpu.icache.demand_mshr_hits::total 505 # number of demand (read+write) MSHR hits
|
|
system.cpu.icache.overall_mshr_hits::cpu.inst 505 # number of overall MSHR hits
|
|
system.cpu.icache.overall_mshr_hits::total 505 # number of overall MSHR hits
|
|
system.cpu.icache.ReadReq_mshr_misses::cpu.inst 969 # number of ReadReq MSHR misses
|
|
system.cpu.icache.ReadReq_mshr_misses::total 969 # number of ReadReq MSHR misses
|
|
system.cpu.icache.demand_mshr_misses::cpu.inst 969 # number of demand (read+write) MSHR misses
|
|
system.cpu.icache.demand_mshr_misses::total 969 # number of demand (read+write) MSHR misses
|
|
system.cpu.icache.overall_mshr_misses::cpu.inst 969 # number of overall MSHR misses
|
|
system.cpu.icache.overall_mshr_misses::total 969 # number of overall MSHR misses
|
|
system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 61752999 # number of ReadReq MSHR miss cycles
|
|
system.cpu.icache.ReadReq_mshr_miss_latency::total 61752999 # number of ReadReq MSHR miss cycles
|
|
system.cpu.icache.demand_mshr_miss_latency::cpu.inst 61752999 # number of demand (read+write) MSHR miss cycles
|
|
system.cpu.icache.demand_mshr_miss_latency::total 61752999 # number of demand (read+write) MSHR miss cycles
|
|
system.cpu.icache.overall_mshr_miss_latency::cpu.inst 61752999 # number of overall MSHR miss cycles
|
|
system.cpu.icache.overall_mshr_miss_latency::total 61752999 # number of overall MSHR miss cycles
|
|
system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000002 # mshr miss rate for ReadReq accesses
|
|
system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000002 # mshr miss rate for ReadReq accesses
|
|
system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000002 # mshr miss rate for demand accesses
|
|
system.cpu.icache.demand_mshr_miss_rate::total 0.000002 # mshr miss rate for demand accesses
|
|
system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000002 # mshr miss rate for overall accesses
|
|
system.cpu.icache.overall_mshr_miss_rate::total 0.000002 # mshr miss rate for overall accesses
|
|
system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 63728.585139 # average ReadReq mshr miss latency
|
|
system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 63728.585139 # average ReadReq mshr miss latency
|
|
system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 63728.585139 # average overall mshr miss latency
|
|
system.cpu.icache.demand_avg_mshr_miss_latency::total 63728.585139 # average overall mshr miss latency
|
|
system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 63728.585139 # average overall mshr miss latency
|
|
system.cpu.icache.overall_avg_mshr_miss_latency::total 63728.585139 # average overall mshr miss latency
|
|
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
|
|
system.cpu.l2cache.replacements 1933842 # number of replacements
|
|
system.cpu.l2cache.tagsinuse 31417.862121 # Cycle average of tags in use
|
|
system.cpu.l2cache.total_refs 9058109 # Total number of references to valid blocks.
|
|
system.cpu.l2cache.sampled_refs 1963616 # Sample count of references to valid blocks.
|
|
system.cpu.l2cache.avg_refs 4.612974 # Average number of references to valid blocks.
|
|
system.cpu.l2cache.warmup_cycle 27417124251 # Cycle when the warmup percentage was hit.
|
|
system.cpu.l2cache.occ_blocks::writebacks 14684.455679 # Average occupied blocks per requestor
|
|
system.cpu.l2cache.occ_blocks::cpu.inst 26.907136 # Average occupied blocks per requestor
|
|
system.cpu.l2cache.occ_blocks::cpu.data 16706.499305 # Average occupied blocks per requestor
|
|
system.cpu.l2cache.occ_percent::writebacks 0.448134 # Average percentage of cache occupancy
|
|
system.cpu.l2cache.occ_percent::cpu.inst 0.000821 # Average percentage of cache occupancy
|
|
system.cpu.l2cache.occ_percent::cpu.data 0.509842 # Average percentage of cache occupancy
|
|
system.cpu.l2cache.occ_percent::total 0.958797 # Average percentage of cache occupancy
|
|
system.cpu.l2cache.ReadReq_hits::cpu.data 6106130 # number of ReadReq hits
|
|
system.cpu.l2cache.ReadReq_hits::total 6106130 # number of ReadReq hits
|
|
system.cpu.l2cache.Writeback_hits::writebacks 3724718 # number of Writeback hits
|
|
system.cpu.l2cache.Writeback_hits::total 3724718 # number of Writeback hits
|
|
system.cpu.l2cache.ReadExReq_hits::cpu.data 1108431 # number of ReadExReq hits
|
|
system.cpu.l2cache.ReadExReq_hits::total 1108431 # number of ReadExReq hits
|
|
system.cpu.l2cache.demand_hits::cpu.data 7214561 # number of demand (read+write) hits
|
|
system.cpu.l2cache.demand_hits::total 7214561 # number of demand (read+write) hits
|
|
system.cpu.l2cache.overall_hits::cpu.data 7214561 # number of overall hits
|
|
system.cpu.l2cache.overall_hits::total 7214561 # number of overall hits
|
|
system.cpu.l2cache.ReadReq_misses::cpu.inst 969 # number of ReadReq misses
|
|
system.cpu.l2cache.ReadReq_misses::cpu.data 1190438 # number of ReadReq misses
|
|
system.cpu.l2cache.ReadReq_misses::total 1191407 # number of ReadReq misses
|
|
system.cpu.l2cache.ReadExReq_misses::cpu.data 775134 # number of ReadExReq misses
|
|
system.cpu.l2cache.ReadExReq_misses::total 775134 # number of ReadExReq misses
|
|
system.cpu.l2cache.demand_misses::cpu.inst 969 # number of demand (read+write) misses
|
|
system.cpu.l2cache.demand_misses::cpu.data 1965572 # number of demand (read+write) misses
|
|
system.cpu.l2cache.demand_misses::total 1966541 # number of demand (read+write) misses
|
|
system.cpu.l2cache.overall_misses::cpu.inst 969 # number of overall misses
|
|
system.cpu.l2cache.overall_misses::cpu.data 1965572 # number of overall misses
|
|
system.cpu.l2cache.overall_misses::total 1966541 # number of overall misses
|
|
system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 60777000 # number of ReadReq miss cycles
|
|
system.cpu.l2cache.ReadReq_miss_latency::cpu.data 90110538000 # number of ReadReq miss cycles
|
|
system.cpu.l2cache.ReadReq_miss_latency::total 90171315000 # number of ReadReq miss cycles
|
|
system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 58186183500 # number of ReadExReq miss cycles
|
|
system.cpu.l2cache.ReadExReq_miss_latency::total 58186183500 # number of ReadExReq miss cycles
|
|
system.cpu.l2cache.demand_miss_latency::cpu.inst 60777000 # number of demand (read+write) miss cycles
|
|
system.cpu.l2cache.demand_miss_latency::cpu.data 148296721500 # number of demand (read+write) miss cycles
|
|
system.cpu.l2cache.demand_miss_latency::total 148357498500 # number of demand (read+write) miss cycles
|
|
system.cpu.l2cache.overall_miss_latency::cpu.inst 60777000 # number of overall miss cycles
|
|
system.cpu.l2cache.overall_miss_latency::cpu.data 148296721500 # number of overall miss cycles
|
|
system.cpu.l2cache.overall_miss_latency::total 148357498500 # number of overall miss cycles
|
|
system.cpu.l2cache.ReadReq_accesses::cpu.inst 969 # number of ReadReq accesses(hits+misses)
|
|
system.cpu.l2cache.ReadReq_accesses::cpu.data 7296568 # number of ReadReq accesses(hits+misses)
|
|
system.cpu.l2cache.ReadReq_accesses::total 7297537 # number of ReadReq accesses(hits+misses)
|
|
system.cpu.l2cache.Writeback_accesses::writebacks 3724718 # number of Writeback accesses(hits+misses)
|
|
system.cpu.l2cache.Writeback_accesses::total 3724718 # number of Writeback accesses(hits+misses)
|
|
system.cpu.l2cache.ReadExReq_accesses::cpu.data 1883565 # number of ReadExReq accesses(hits+misses)
|
|
system.cpu.l2cache.ReadExReq_accesses::total 1883565 # number of ReadExReq accesses(hits+misses)
|
|
system.cpu.l2cache.demand_accesses::cpu.inst 969 # number of demand (read+write) accesses
|
|
system.cpu.l2cache.demand_accesses::cpu.data 9180133 # number of demand (read+write) accesses
|
|
system.cpu.l2cache.demand_accesses::total 9181102 # number of demand (read+write) accesses
|
|
system.cpu.l2cache.overall_accesses::cpu.inst 969 # number of overall (read+write) accesses
|
|
system.cpu.l2cache.overall_accesses::cpu.data 9180133 # number of overall (read+write) accesses
|
|
system.cpu.l2cache.overall_accesses::total 9181102 # number of overall (read+write) accesses
|
|
system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 1 # miss rate for ReadReq accesses
|
|
system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.163150 # miss rate for ReadReq accesses
|
|
system.cpu.l2cache.ReadReq_miss_rate::total 0.163262 # miss rate for ReadReq accesses
|
|
system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.411525 # miss rate for ReadExReq accesses
|
|
system.cpu.l2cache.ReadExReq_miss_rate::total 0.411525 # miss rate for ReadExReq accesses
|
|
system.cpu.l2cache.demand_miss_rate::cpu.inst 1 # miss rate for demand accesses
|
|
system.cpu.l2cache.demand_miss_rate::cpu.data 0.214111 # miss rate for demand accesses
|
|
system.cpu.l2cache.demand_miss_rate::total 0.214194 # miss rate for demand accesses
|
|
system.cpu.l2cache.overall_miss_rate::cpu.inst 1 # miss rate for overall accesses
|
|
system.cpu.l2cache.overall_miss_rate::cpu.data 0.214111 # miss rate for overall accesses
|
|
system.cpu.l2cache.overall_miss_rate::total 0.214194 # miss rate for overall accesses
|
|
system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 62721.362229 # average ReadReq miss latency
|
|
system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 75695.280225 # average ReadReq miss latency
|
|
system.cpu.l2cache.ReadReq_avg_miss_latency::total 75684.728225 # average ReadReq miss latency
|
|
system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 75065.967304 # average ReadExReq miss latency
|
|
system.cpu.l2cache.ReadExReq_avg_miss_latency::total 75065.967304 # average ReadExReq miss latency
|
|
system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 62721.362229 # average overall miss latency
|
|
system.cpu.l2cache.demand_avg_miss_latency::cpu.data 75447.107254 # average overall miss latency
|
|
system.cpu.l2cache.demand_avg_miss_latency::total 75440.836728 # average overall miss latency
|
|
system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 62721.362229 # average overall miss latency
|
|
system.cpu.l2cache.overall_avg_miss_latency::cpu.data 75447.107254 # average overall miss latency
|
|
system.cpu.l2cache.overall_avg_miss_latency::total 75440.836728 # average overall miss latency
|
|
system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
|
|
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
|
|
system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
|
|
system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
|
|
system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
|
|
system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
|
|
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
|
|
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
|
|
system.cpu.l2cache.writebacks::writebacks 1019771 # number of writebacks
|
|
system.cpu.l2cache.writebacks::total 1019771 # number of writebacks
|
|
system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 969 # number of ReadReq MSHR misses
|
|
system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 1190438 # number of ReadReq MSHR misses
|
|
system.cpu.l2cache.ReadReq_mshr_misses::total 1191407 # number of ReadReq MSHR misses
|
|
system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 775134 # number of ReadExReq MSHR misses
|
|
system.cpu.l2cache.ReadExReq_mshr_misses::total 775134 # number of ReadExReq MSHR misses
|
|
system.cpu.l2cache.demand_mshr_misses::cpu.inst 969 # number of demand (read+write) MSHR misses
|
|
system.cpu.l2cache.demand_mshr_misses::cpu.data 1965572 # number of demand (read+write) MSHR misses
|
|
system.cpu.l2cache.demand_mshr_misses::total 1966541 # number of demand (read+write) MSHR misses
|
|
system.cpu.l2cache.overall_mshr_misses::cpu.inst 969 # number of overall MSHR misses
|
|
system.cpu.l2cache.overall_mshr_misses::cpu.data 1965572 # number of overall MSHR misses
|
|
system.cpu.l2cache.overall_mshr_misses::total 1966541 # number of overall MSHR misses
|
|
system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 48746029 # number of ReadReq MSHR miss cycles
|
|
system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 75289506732 # number of ReadReq MSHR miss cycles
|
|
system.cpu.l2cache.ReadReq_mshr_miss_latency::total 75338252761 # number of ReadReq MSHR miss cycles
|
|
system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 48519819623 # number of ReadExReq MSHR miss cycles
|
|
system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 48519819623 # number of ReadExReq MSHR miss cycles
|
|
system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 48746029 # number of demand (read+write) MSHR miss cycles
|
|
system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 123809326355 # number of demand (read+write) MSHR miss cycles
|
|
system.cpu.l2cache.demand_mshr_miss_latency::total 123858072384 # number of demand (read+write) MSHR miss cycles
|
|
system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 48746029 # number of overall MSHR miss cycles
|
|
system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 123809326355 # number of overall MSHR miss cycles
|
|
system.cpu.l2cache.overall_mshr_miss_latency::total 123858072384 # number of overall MSHR miss cycles
|
|
system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 1 # mshr miss rate for ReadReq accesses
|
|
system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.163150 # mshr miss rate for ReadReq accesses
|
|
system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.163262 # mshr miss rate for ReadReq accesses
|
|
system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.411525 # mshr miss rate for ReadExReq accesses
|
|
system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.411525 # mshr miss rate for ReadExReq accesses
|
|
system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 1 # mshr miss rate for demand accesses
|
|
system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.214111 # mshr miss rate for demand accesses
|
|
system.cpu.l2cache.demand_mshr_miss_rate::total 0.214194 # mshr miss rate for demand accesses
|
|
system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 1 # mshr miss rate for overall accesses
|
|
system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.214111 # mshr miss rate for overall accesses
|
|
system.cpu.l2cache.overall_mshr_miss_rate::total 0.214194 # mshr miss rate for overall accesses
|
|
system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 50305.499484 # average ReadReq mshr miss latency
|
|
system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 63245.214561 # average ReadReq mshr miss latency
|
|
system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 63234.690380 # average ReadReq mshr miss latency
|
|
system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 62595.395923 # average ReadExReq mshr miss latency
|
|
system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 62595.395923 # average ReadExReq mshr miss latency
|
|
system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 50305.499484 # average overall mshr miss latency
|
|
system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 62988.955050 # average overall mshr miss latency
|
|
system.cpu.l2cache.demand_avg_mshr_miss_latency::total 62982.705361 # average overall mshr miss latency
|
|
system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 50305.499484 # average overall mshr miss latency
|
|
system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 62988.955050 # average overall mshr miss latency
|
|
system.cpu.l2cache.overall_avg_mshr_miss_latency::total 62982.705361 # average overall mshr miss latency
|
|
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
|
|
system.cpu.dcache.replacements 9176037 # number of replacements
|
|
system.cpu.dcache.tagsinuse 4087.525084 # Cycle average of tags in use
|
|
system.cpu.dcache.total_refs 694351222 # Total number of references to valid blocks.
|
|
system.cpu.dcache.sampled_refs 9180133 # Sample count of references to valid blocks.
|
|
system.cpu.dcache.avg_refs 75.636292 # Average number of references to valid blocks.
|
|
system.cpu.dcache.warmup_cycle 5069314000 # Cycle when the warmup percentage was hit.
|
|
system.cpu.dcache.occ_blocks::cpu.data 4087.525084 # Average occupied blocks per requestor
|
|
system.cpu.dcache.occ_percent::cpu.data 0.997931 # Average percentage of cache occupancy
|
|
system.cpu.dcache.occ_percent::total 0.997931 # Average percentage of cache occupancy
|
|
system.cpu.dcache.ReadReq_hits::cpu.data 538704902 # number of ReadReq hits
|
|
system.cpu.dcache.ReadReq_hits::total 538704902 # number of ReadReq hits
|
|
system.cpu.dcache.WriteReq_hits::cpu.data 155646317 # number of WriteReq hits
|
|
system.cpu.dcache.WriteReq_hits::total 155646317 # number of WriteReq hits
|
|
system.cpu.dcache.LoadLockedReq_hits::cpu.data 3 # number of LoadLockedReq hits
|
|
system.cpu.dcache.LoadLockedReq_hits::total 3 # number of LoadLockedReq hits
|
|
system.cpu.dcache.demand_hits::cpu.data 694351219 # number of demand (read+write) hits
|
|
system.cpu.dcache.demand_hits::total 694351219 # number of demand (read+write) hits
|
|
system.cpu.dcache.overall_hits::cpu.data 694351219 # number of overall hits
|
|
system.cpu.dcache.overall_hits::total 694351219 # number of overall hits
|
|
system.cpu.dcache.ReadReq_misses::cpu.data 11279943 # number of ReadReq misses
|
|
system.cpu.dcache.ReadReq_misses::total 11279943 # number of ReadReq misses
|
|
system.cpu.dcache.WriteReq_misses::cpu.data 5082185 # number of WriteReq misses
|
|
system.cpu.dcache.WriteReq_misses::total 5082185 # number of WriteReq misses
|
|
system.cpu.dcache.LoadLockedReq_misses::cpu.data 1 # number of LoadLockedReq misses
|
|
system.cpu.dcache.LoadLockedReq_misses::total 1 # number of LoadLockedReq misses
|
|
system.cpu.dcache.demand_misses::cpu.data 16362128 # number of demand (read+write) misses
|
|
system.cpu.dcache.demand_misses::total 16362128 # number of demand (read+write) misses
|
|
system.cpu.dcache.overall_misses::cpu.data 16362128 # number of overall misses
|
|
system.cpu.dcache.overall_misses::total 16362128 # number of overall misses
|
|
system.cpu.dcache.ReadReq_miss_latency::cpu.data 294923775000 # number of ReadReq miss cycles
|
|
system.cpu.dcache.ReadReq_miss_latency::total 294923775000 # number of ReadReq miss cycles
|
|
system.cpu.dcache.WriteReq_miss_latency::cpu.data 224062273308 # number of WriteReq miss cycles
|
|
system.cpu.dcache.WriteReq_miss_latency::total 224062273308 # number of WriteReq miss cycles
|
|
system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 49500 # number of LoadLockedReq miss cycles
|
|
system.cpu.dcache.LoadLockedReq_miss_latency::total 49500 # number of LoadLockedReq miss cycles
|
|
system.cpu.dcache.demand_miss_latency::cpu.data 518986048308 # number of demand (read+write) miss cycles
|
|
system.cpu.dcache.demand_miss_latency::total 518986048308 # number of demand (read+write) miss cycles
|
|
system.cpu.dcache.overall_miss_latency::cpu.data 518986048308 # number of overall miss cycles
|
|
system.cpu.dcache.overall_miss_latency::total 518986048308 # number of overall miss cycles
|
|
system.cpu.dcache.ReadReq_accesses::cpu.data 549984845 # number of ReadReq accesses(hits+misses)
|
|
system.cpu.dcache.ReadReq_accesses::total 549984845 # number of ReadReq accesses(hits+misses)
|
|
system.cpu.dcache.WriteReq_accesses::cpu.data 160728502 # number of WriteReq accesses(hits+misses)
|
|
system.cpu.dcache.WriteReq_accesses::total 160728502 # number of WriteReq accesses(hits+misses)
|
|
system.cpu.dcache.LoadLockedReq_accesses::cpu.data 4 # number of LoadLockedReq accesses(hits+misses)
|
|
system.cpu.dcache.LoadLockedReq_accesses::total 4 # number of LoadLockedReq accesses(hits+misses)
|
|
system.cpu.dcache.demand_accesses::cpu.data 710713347 # number of demand (read+write) accesses
|
|
system.cpu.dcache.demand_accesses::total 710713347 # number of demand (read+write) accesses
|
|
system.cpu.dcache.overall_accesses::cpu.data 710713347 # number of overall (read+write) accesses
|
|
system.cpu.dcache.overall_accesses::total 710713347 # number of overall (read+write) accesses
|
|
system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.020510 # miss rate for ReadReq accesses
|
|
system.cpu.dcache.ReadReq_miss_rate::total 0.020510 # miss rate for ReadReq accesses
|
|
system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.031620 # miss rate for WriteReq accesses
|
|
system.cpu.dcache.WriteReq_miss_rate::total 0.031620 # miss rate for WriteReq accesses
|
|
system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.250000 # miss rate for LoadLockedReq accesses
|
|
system.cpu.dcache.LoadLockedReq_miss_rate::total 0.250000 # miss rate for LoadLockedReq accesses
|
|
system.cpu.dcache.demand_miss_rate::cpu.data 0.023022 # miss rate for demand accesses
|
|
system.cpu.dcache.demand_miss_rate::total 0.023022 # miss rate for demand accesses
|
|
system.cpu.dcache.overall_miss_rate::cpu.data 0.023022 # miss rate for overall accesses
|
|
system.cpu.dcache.overall_miss_rate::total 0.023022 # miss rate for overall accesses
|
|
system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 26145.856854 # average ReadReq miss latency
|
|
system.cpu.dcache.ReadReq_avg_miss_latency::total 26145.856854 # average ReadReq miss latency
|
|
system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 44087.783760 # average WriteReq miss latency
|
|
system.cpu.dcache.WriteReq_avg_miss_latency::total 44087.783760 # average WriteReq miss latency
|
|
system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 49500 # average LoadLockedReq miss latency
|
|
system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 49500 # average LoadLockedReq miss latency
|
|
system.cpu.dcache.demand_avg_miss_latency::cpu.data 31718.737826 # average overall miss latency
|
|
system.cpu.dcache.demand_avg_miss_latency::total 31718.737826 # average overall miss latency
|
|
system.cpu.dcache.overall_avg_miss_latency::cpu.data 31718.737826 # average overall miss latency
|
|
system.cpu.dcache.overall_avg_miss_latency::total 31718.737826 # average overall miss latency
|
|
system.cpu.dcache.blocked_cycles::no_mshrs 12309965 # number of cycles access was blocked
|
|
system.cpu.dcache.blocked_cycles::no_targets 5809756 # number of cycles access was blocked
|
|
system.cpu.dcache.blocked::no_mshrs 734892 # number of cycles access was blocked
|
|
system.cpu.dcache.blocked::no_targets 65134 # number of cycles access was blocked
|
|
system.cpu.dcache.avg_blocked_cycles::no_mshrs 16.750713 # average number of cycles each access was blocked
|
|
system.cpu.dcache.avg_blocked_cycles::no_targets 89.196979 # average number of cycles each access was blocked
|
|
system.cpu.dcache.fast_writes 0 # number of fast writes performed
|
|
system.cpu.dcache.cache_copies 0 # number of cache copies performed
|
|
system.cpu.dcache.writebacks::writebacks 3724718 # number of writebacks
|
|
system.cpu.dcache.writebacks::total 3724718 # number of writebacks
|
|
system.cpu.dcache.ReadReq_mshr_hits::cpu.data 3983366 # number of ReadReq MSHR hits
|
|
system.cpu.dcache.ReadReq_mshr_hits::total 3983366 # number of ReadReq MSHR hits
|
|
system.cpu.dcache.WriteReq_mshr_hits::cpu.data 3198630 # number of WriteReq MSHR hits
|
|
system.cpu.dcache.WriteReq_mshr_hits::total 3198630 # number of WriteReq MSHR hits
|
|
system.cpu.dcache.demand_mshr_hits::cpu.data 7181996 # number of demand (read+write) MSHR hits
|
|
system.cpu.dcache.demand_mshr_hits::total 7181996 # number of demand (read+write) MSHR hits
|
|
system.cpu.dcache.overall_mshr_hits::cpu.data 7181996 # number of overall MSHR hits
|
|
system.cpu.dcache.overall_mshr_hits::total 7181996 # number of overall MSHR hits
|
|
system.cpu.dcache.ReadReq_mshr_misses::cpu.data 7296577 # number of ReadReq MSHR misses
|
|
system.cpu.dcache.ReadReq_mshr_misses::total 7296577 # number of ReadReq MSHR misses
|
|
system.cpu.dcache.WriteReq_mshr_misses::cpu.data 1883555 # number of WriteReq MSHR misses
|
|
system.cpu.dcache.WriteReq_mshr_misses::total 1883555 # number of WriteReq MSHR misses
|
|
system.cpu.dcache.LoadLockedReq_mshr_misses::cpu.data 1 # number of LoadLockedReq MSHR misses
|
|
system.cpu.dcache.LoadLockedReq_mshr_misses::total 1 # number of LoadLockedReq MSHR misses
|
|
system.cpu.dcache.demand_mshr_misses::cpu.data 9180132 # number of demand (read+write) MSHR misses
|
|
system.cpu.dcache.demand_mshr_misses::total 9180132 # number of demand (read+write) MSHR misses
|
|
system.cpu.dcache.overall_mshr_misses::cpu.data 9180132 # number of overall MSHR misses
|
|
system.cpu.dcache.overall_mshr_misses::total 9180132 # number of overall MSHR misses
|
|
system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 159251608500 # number of ReadReq MSHR miss cycles
|
|
system.cpu.dcache.ReadReq_mshr_miss_latency::total 159251608500 # number of ReadReq MSHR miss cycles
|
|
system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 71602703007 # number of WriteReq MSHR miss cycles
|
|
system.cpu.dcache.WriteReq_mshr_miss_latency::total 71602703007 # number of WriteReq MSHR miss cycles
|
|
system.cpu.dcache.LoadLockedReq_mshr_miss_latency::cpu.data 47500 # number of LoadLockedReq MSHR miss cycles
|
|
system.cpu.dcache.LoadLockedReq_mshr_miss_latency::total 47500 # number of LoadLockedReq MSHR miss cycles
|
|
system.cpu.dcache.demand_mshr_miss_latency::cpu.data 230854311507 # number of demand (read+write) MSHR miss cycles
|
|
system.cpu.dcache.demand_mshr_miss_latency::total 230854311507 # number of demand (read+write) MSHR miss cycles
|
|
system.cpu.dcache.overall_mshr_miss_latency::cpu.data 230854311507 # number of overall MSHR miss cycles
|
|
system.cpu.dcache.overall_mshr_miss_latency::total 230854311507 # number of overall MSHR miss cycles
|
|
system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.013267 # mshr miss rate for ReadReq accesses
|
|
system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.013267 # mshr miss rate for ReadReq accesses
|
|
system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.011719 # mshr miss rate for WriteReq accesses
|
|
system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.011719 # mshr miss rate for WriteReq accesses
|
|
system.cpu.dcache.LoadLockedReq_mshr_miss_rate::cpu.data 0.250000 # mshr miss rate for LoadLockedReq accesses
|
|
system.cpu.dcache.LoadLockedReq_mshr_miss_rate::total 0.250000 # mshr miss rate for LoadLockedReq accesses
|
|
system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.012917 # mshr miss rate for demand accesses
|
|
system.cpu.dcache.demand_mshr_miss_rate::total 0.012917 # mshr miss rate for demand accesses
|
|
system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.012917 # mshr miss rate for overall accesses
|
|
system.cpu.dcache.overall_mshr_miss_rate::total 0.012917 # mshr miss rate for overall accesses
|
|
system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 21825.522913 # average ReadReq mshr miss latency
|
|
system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 21825.522913 # average ReadReq mshr miss latency
|
|
system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 38014.660048 # average WriteReq mshr miss latency
|
|
system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 38014.660048 # average WriteReq mshr miss latency
|
|
system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu.data 47500 # average LoadLockedReq mshr miss latency
|
|
system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::total 47500 # average LoadLockedReq mshr miss latency
|
|
system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 25147.166893 # average overall mshr miss latency
|
|
system.cpu.dcache.demand_avg_mshr_miss_latency::total 25147.166893 # average overall mshr miss latency
|
|
system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 25147.166893 # average overall mshr miss latency
|
|
system.cpu.dcache.overall_avg_mshr_miss_latency::total 25147.166893 # average overall mshr miss latency
|
|
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
|
|
|
|
---------- End Simulation Statistics ----------
|