1234 lines
142 KiB
Text
1234 lines
142 KiB
Text
|
|
---------- Begin Simulation Statistics ----------
|
|
sim_seconds 0.452586 # Number of seconds simulated
|
|
sim_ticks 452585997000 # Number of ticks simulated
|
|
final_tick 452585997000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
|
|
sim_freq 1000000000000 # Frequency of simulated ticks
|
|
host_inst_rate 89374 # Simulator instruction rate (inst/s)
|
|
host_op_rate 110031 # Simulator op (including micro ops) rate (op/s)
|
|
host_tick_rate 63138171 # Simulator tick rate (ticks/s)
|
|
host_mem_usage 323296 # Number of bytes of host memory used
|
|
host_seconds 7168.18 # Real time elapsed on the host
|
|
sim_insts 640649299 # Number of instructions simulated
|
|
sim_ops 788724958 # Number of ops (including micro ops) simulated
|
|
system.voltage_domain.voltage 1 # Voltage in Volts
|
|
system.clk_domain.clock 1000 # Clock period in ticks
|
|
system.physmem.bytes_read::cpu.inst 234368 # Number of bytes read from this memory
|
|
system.physmem.bytes_read::cpu.data 47997568 # Number of bytes read from this memory
|
|
system.physmem.bytes_read::cpu.l2cache.prefetcher 12828032 # Number of bytes read from this memory
|
|
system.physmem.bytes_read::total 61059968 # Number of bytes read from this memory
|
|
system.physmem.bytes_inst_read::cpu.inst 234368 # Number of instructions bytes read from this memory
|
|
system.physmem.bytes_inst_read::total 234368 # Number of instructions bytes read from this memory
|
|
system.physmem.bytes_written::writebacks 4243520 # Number of bytes written to this memory
|
|
system.physmem.bytes_written::total 4243520 # Number of bytes written to this memory
|
|
system.physmem.num_reads::cpu.inst 3662 # Number of read requests responded to by this memory
|
|
system.physmem.num_reads::cpu.data 749962 # Number of read requests responded to by this memory
|
|
system.physmem.num_reads::cpu.l2cache.prefetcher 200438 # Number of read requests responded to by this memory
|
|
system.physmem.num_reads::total 954062 # Number of read requests responded to by this memory
|
|
system.physmem.num_writes::writebacks 66305 # Number of write requests responded to by this memory
|
|
system.physmem.num_writes::total 66305 # Number of write requests responded to by this memory
|
|
system.physmem.bw_read::cpu.inst 517842 # Total read bandwidth from this memory (bytes/s)
|
|
system.physmem.bw_read::cpu.data 106051818 # Total read bandwidth from this memory (bytes/s)
|
|
system.physmem.bw_read::cpu.l2cache.prefetcher 28343855 # Total read bandwidth from this memory (bytes/s)
|
|
system.physmem.bw_read::total 134913516 # Total read bandwidth from this memory (bytes/s)
|
|
system.physmem.bw_inst_read::cpu.inst 517842 # Instruction read bandwidth from this memory (bytes/s)
|
|
system.physmem.bw_inst_read::total 517842 # Instruction read bandwidth from this memory (bytes/s)
|
|
system.physmem.bw_write::writebacks 9376163 # Write bandwidth from this memory (bytes/s)
|
|
system.physmem.bw_write::total 9376163 # Write bandwidth from this memory (bytes/s)
|
|
system.physmem.bw_total::writebacks 9376163 # Total bandwidth to/from this memory (bytes/s)
|
|
system.physmem.bw_total::cpu.inst 517842 # Total bandwidth to/from this memory (bytes/s)
|
|
system.physmem.bw_total::cpu.data 106051818 # Total bandwidth to/from this memory (bytes/s)
|
|
system.physmem.bw_total::cpu.l2cache.prefetcher 28343855 # Total bandwidth to/from this memory (bytes/s)
|
|
system.physmem.bw_total::total 144289678 # Total bandwidth to/from this memory (bytes/s)
|
|
system.physmem.readReqs 954063 # Number of read requests accepted
|
|
system.physmem.writeReqs 66305 # Number of write requests accepted
|
|
system.physmem.readBursts 954063 # Number of DRAM read bursts, including those serviced by the write queue
|
|
system.physmem.writeBursts 66305 # Number of DRAM write bursts, including those merged in the write queue
|
|
system.physmem.bytesReadDRAM 61041664 # Total number of bytes read from DRAM
|
|
system.physmem.bytesReadWrQ 18368 # Total number of bytes read from write queue
|
|
system.physmem.bytesWritten 4238400 # Total number of bytes written to DRAM
|
|
system.physmem.bytesReadSys 61060032 # Total read bytes from the system interface side
|
|
system.physmem.bytesWrittenSys 4243520 # Total written bytes from the system interface side
|
|
system.physmem.servicedByWrQ 287 # Number of DRAM read bursts serviced by the write queue
|
|
system.physmem.mergedWrBursts 63 # Number of DRAM write bursts merged with an existing one
|
|
system.physmem.neitherReadNorWriteReqs 227627 # Number of requests that are neither read nor write
|
|
system.physmem.perBankRdBursts::0 19636 # Per bank write bursts
|
|
system.physmem.perBankRdBursts::1 19225 # Per bank write bursts
|
|
system.physmem.perBankRdBursts::2 656809 # Per bank write bursts
|
|
system.physmem.perBankRdBursts::3 20104 # Per bank write bursts
|
|
system.physmem.perBankRdBursts::4 19566 # Per bank write bursts
|
|
system.physmem.perBankRdBursts::5 20746 # Per bank write bursts
|
|
system.physmem.perBankRdBursts::6 19449 # Per bank write bursts
|
|
system.physmem.perBankRdBursts::7 19830 # Per bank write bursts
|
|
system.physmem.perBankRdBursts::8 19282 # Per bank write bursts
|
|
system.physmem.perBankRdBursts::9 19792 # Per bank write bursts
|
|
system.physmem.perBankRdBursts::10 19287 # Per bank write bursts
|
|
system.physmem.perBankRdBursts::11 19476 # Per bank write bursts
|
|
system.physmem.perBankRdBursts::12 19427 # Per bank write bursts
|
|
system.physmem.perBankRdBursts::13 20933 # Per bank write bursts
|
|
system.physmem.perBankRdBursts::14 19357 # Per bank write bursts
|
|
system.physmem.perBankRdBursts::15 20857 # Per bank write bursts
|
|
system.physmem.perBankWrBursts::0 4254 # Per bank write bursts
|
|
system.physmem.perBankWrBursts::1 4108 # Per bank write bursts
|
|
system.physmem.perBankWrBursts::2 4140 # Per bank write bursts
|
|
system.physmem.perBankWrBursts::3 4154 # Per bank write bursts
|
|
system.physmem.perBankWrBursts::4 4243 # Per bank write bursts
|
|
system.physmem.perBankWrBursts::5 4230 # Per bank write bursts
|
|
system.physmem.perBankWrBursts::6 4174 # Per bank write bursts
|
|
system.physmem.perBankWrBursts::7 4094 # Per bank write bursts
|
|
system.physmem.perBankWrBursts::8 4096 # Per bank write bursts
|
|
system.physmem.perBankWrBursts::9 4096 # Per bank write bursts
|
|
system.physmem.perBankWrBursts::10 4096 # Per bank write bursts
|
|
system.physmem.perBankWrBursts::11 4097 # Per bank write bursts
|
|
system.physmem.perBankWrBursts::12 4098 # Per bank write bursts
|
|
system.physmem.perBankWrBursts::13 4096 # Per bank write bursts
|
|
system.physmem.perBankWrBursts::14 4096 # Per bank write bursts
|
|
system.physmem.perBankWrBursts::15 4153 # Per bank write bursts
|
|
system.physmem.numRdRetry 0 # Number of times read queue was full causing retry
|
|
system.physmem.numWrRetry 0 # Number of times write queue was full causing retry
|
|
system.physmem.totGap 452585986500 # Total gap between requests
|
|
system.physmem.readPktSize::0 0 # Read request sizes (log2)
|
|
system.physmem.readPktSize::1 0 # Read request sizes (log2)
|
|
system.physmem.readPktSize::2 0 # Read request sizes (log2)
|
|
system.physmem.readPktSize::3 0 # Read request sizes (log2)
|
|
system.physmem.readPktSize::4 0 # Read request sizes (log2)
|
|
system.physmem.readPktSize::5 0 # Read request sizes (log2)
|
|
system.physmem.readPktSize::6 954063 # Read request sizes (log2)
|
|
system.physmem.writePktSize::0 0 # Write request sizes (log2)
|
|
system.physmem.writePktSize::1 0 # Write request sizes (log2)
|
|
system.physmem.writePktSize::2 0 # Write request sizes (log2)
|
|
system.physmem.writePktSize::3 0 # Write request sizes (log2)
|
|
system.physmem.writePktSize::4 0 # Write request sizes (log2)
|
|
system.physmem.writePktSize::5 0 # Write request sizes (log2)
|
|
system.physmem.writePktSize::6 66305 # Write request sizes (log2)
|
|
system.physmem.rdQLenPdf::0 760072 # What read queue length does an incoming req see
|
|
system.physmem.rdQLenPdf::1 121484 # What read queue length does an incoming req see
|
|
system.physmem.rdQLenPdf::2 14330 # What read queue length does an incoming req see
|
|
system.physmem.rdQLenPdf::3 6788 # What read queue length does an incoming req see
|
|
system.physmem.rdQLenPdf::4 6461 # What read queue length does an incoming req see
|
|
system.physmem.rdQLenPdf::5 7610 # What read queue length does an incoming req see
|
|
system.physmem.rdQLenPdf::6 8751 # What read queue length does an incoming req see
|
|
system.physmem.rdQLenPdf::7 9237 # What read queue length does an incoming req see
|
|
system.physmem.rdQLenPdf::8 8035 # What read queue length does an incoming req see
|
|
system.physmem.rdQLenPdf::9 3854 # What read queue length does an incoming req see
|
|
system.physmem.rdQLenPdf::10 2788 # What read queue length does an incoming req see
|
|
system.physmem.rdQLenPdf::11 1992 # What read queue length does an incoming req see
|
|
system.physmem.rdQLenPdf::12 1474 # What read queue length does an incoming req see
|
|
system.physmem.rdQLenPdf::13 900 # What read queue length does an incoming req see
|
|
system.physmem.rdQLenPdf::14 0 # What read queue length does an incoming req see
|
|
system.physmem.rdQLenPdf::15 0 # What read queue length does an incoming req see
|
|
system.physmem.rdQLenPdf::16 0 # What read queue length does an incoming req see
|
|
system.physmem.rdQLenPdf::17 0 # What read queue length does an incoming req see
|
|
system.physmem.rdQLenPdf::18 0 # What read queue length does an incoming req see
|
|
system.physmem.rdQLenPdf::19 0 # What read queue length does an incoming req see
|
|
system.physmem.rdQLenPdf::20 0 # What read queue length does an incoming req see
|
|
system.physmem.rdQLenPdf::21 0 # What read queue length does an incoming req see
|
|
system.physmem.rdQLenPdf::22 0 # What read queue length does an incoming req see
|
|
system.physmem.rdQLenPdf::23 0 # What read queue length does an incoming req see
|
|
system.physmem.rdQLenPdf::24 0 # What read queue length does an incoming req see
|
|
system.physmem.rdQLenPdf::25 0 # What read queue length does an incoming req see
|
|
system.physmem.rdQLenPdf::26 0 # What read queue length does an incoming req see
|
|
system.physmem.rdQLenPdf::27 0 # What read queue length does an incoming req see
|
|
system.physmem.rdQLenPdf::28 0 # What read queue length does an incoming req see
|
|
system.physmem.rdQLenPdf::29 0 # What read queue length does an incoming req see
|
|
system.physmem.rdQLenPdf::30 0 # What read queue length does an incoming req see
|
|
system.physmem.rdQLenPdf::31 0 # What read queue length does an incoming req see
|
|
system.physmem.wrQLenPdf::0 1 # What write queue length does an incoming req see
|
|
system.physmem.wrQLenPdf::1 1 # What write queue length does an incoming req see
|
|
system.physmem.wrQLenPdf::2 1 # What write queue length does an incoming req see
|
|
system.physmem.wrQLenPdf::3 1 # What write queue length does an incoming req see
|
|
system.physmem.wrQLenPdf::4 1 # What write queue length does an incoming req see
|
|
system.physmem.wrQLenPdf::5 1 # What write queue length does an incoming req see
|
|
system.physmem.wrQLenPdf::6 1 # What write queue length does an incoming req see
|
|
system.physmem.wrQLenPdf::7 1 # What write queue length does an incoming req see
|
|
system.physmem.wrQLenPdf::8 1 # What write queue length does an incoming req see
|
|
system.physmem.wrQLenPdf::9 1 # What write queue length does an incoming req see
|
|
system.physmem.wrQLenPdf::10 1 # What write queue length does an incoming req see
|
|
system.physmem.wrQLenPdf::11 1 # What write queue length does an incoming req see
|
|
system.physmem.wrQLenPdf::12 1 # What write queue length does an incoming req see
|
|
system.physmem.wrQLenPdf::13 1 # What write queue length does an incoming req see
|
|
system.physmem.wrQLenPdf::14 1 # What write queue length does an incoming req see
|
|
system.physmem.wrQLenPdf::15 585 # What write queue length does an incoming req see
|
|
system.physmem.wrQLenPdf::16 609 # What write queue length does an incoming req see
|
|
system.physmem.wrQLenPdf::17 993 # What write queue length does an incoming req see
|
|
system.physmem.wrQLenPdf::18 1785 # What write queue length does an incoming req see
|
|
system.physmem.wrQLenPdf::19 2648 # What write queue length does an incoming req see
|
|
system.physmem.wrQLenPdf::20 3331 # What write queue length does an incoming req see
|
|
system.physmem.wrQLenPdf::21 3815 # What write queue length does an incoming req see
|
|
system.physmem.wrQLenPdf::22 4179 # What write queue length does an incoming req see
|
|
system.physmem.wrQLenPdf::23 4467 # What write queue length does an incoming req see
|
|
system.physmem.wrQLenPdf::24 4678 # What write queue length does an incoming req see
|
|
system.physmem.wrQLenPdf::25 4996 # What write queue length does an incoming req see
|
|
system.physmem.wrQLenPdf::26 5065 # What write queue length does an incoming req see
|
|
system.physmem.wrQLenPdf::27 5200 # What write queue length does an incoming req see
|
|
system.physmem.wrQLenPdf::28 5020 # What write queue length does an incoming req see
|
|
system.physmem.wrQLenPdf::29 4895 # What write queue length does an incoming req see
|
|
system.physmem.wrQLenPdf::30 4192 # What write queue length does an incoming req see
|
|
system.physmem.wrQLenPdf::31 4082 # What write queue length does an incoming req see
|
|
system.physmem.wrQLenPdf::32 4082 # What write queue length does an incoming req see
|
|
system.physmem.wrQLenPdf::33 139 # What write queue length does an incoming req see
|
|
system.physmem.wrQLenPdf::34 103 # What write queue length does an incoming req see
|
|
system.physmem.wrQLenPdf::35 86 # What write queue length does an incoming req see
|
|
system.physmem.wrQLenPdf::36 93 # What write queue length does an incoming req see
|
|
system.physmem.wrQLenPdf::37 81 # What write queue length does an incoming req see
|
|
system.physmem.wrQLenPdf::38 81 # What write queue length does an incoming req see
|
|
system.physmem.wrQLenPdf::39 81 # What write queue length does an incoming req see
|
|
system.physmem.wrQLenPdf::40 77 # What write queue length does an incoming req see
|
|
system.physmem.wrQLenPdf::41 77 # What write queue length does an incoming req see
|
|
system.physmem.wrQLenPdf::42 85 # What write queue length does an incoming req see
|
|
system.physmem.wrQLenPdf::43 74 # What write queue length does an incoming req see
|
|
system.physmem.wrQLenPdf::44 76 # What write queue length does an incoming req see
|
|
system.physmem.wrQLenPdf::45 67 # What write queue length does an incoming req see
|
|
system.physmem.wrQLenPdf::46 65 # What write queue length does an incoming req see
|
|
system.physmem.wrQLenPdf::47 61 # What write queue length does an incoming req see
|
|
system.physmem.wrQLenPdf::48 52 # What write queue length does an incoming req see
|
|
system.physmem.wrQLenPdf::49 52 # What write queue length does an incoming req see
|
|
system.physmem.wrQLenPdf::50 54 # What write queue length does an incoming req see
|
|
system.physmem.wrQLenPdf::51 55 # What write queue length does an incoming req see
|
|
system.physmem.wrQLenPdf::52 49 # What write queue length does an incoming req see
|
|
system.physmem.wrQLenPdf::53 39 # What write queue length does an incoming req see
|
|
system.physmem.wrQLenPdf::54 37 # What write queue length does an incoming req see
|
|
system.physmem.wrQLenPdf::55 18 # What write queue length does an incoming req see
|
|
system.physmem.wrQLenPdf::56 3 # What write queue length does an incoming req see
|
|
system.physmem.wrQLenPdf::57 0 # What write queue length does an incoming req see
|
|
system.physmem.wrQLenPdf::58 0 # What write queue length does an incoming req see
|
|
system.physmem.wrQLenPdf::59 0 # What write queue length does an incoming req see
|
|
system.physmem.wrQLenPdf::60 0 # What write queue length does an incoming req see
|
|
system.physmem.wrQLenPdf::61 0 # What write queue length does an incoming req see
|
|
system.physmem.wrQLenPdf::62 0 # What write queue length does an incoming req see
|
|
system.physmem.wrQLenPdf::63 0 # What write queue length does an incoming req see
|
|
system.physmem.bytesPerActivate::samples 205647 # Bytes accessed per row activation
|
|
system.physmem.bytesPerActivate::mean 317.429381 # Bytes accessed per row activation
|
|
system.physmem.bytesPerActivate::gmean 201.568290 # Bytes accessed per row activation
|
|
system.physmem.bytesPerActivate::stdev 286.974442 # Bytes accessed per row activation
|
|
system.physmem.bytesPerActivate::0-127 59802 29.08% 29.08% # Bytes accessed per row activation
|
|
system.physmem.bytesPerActivate::128-255 62661 30.47% 59.55% # Bytes accessed per row activation
|
|
system.physmem.bytesPerActivate::256-383 15924 7.74% 67.29% # Bytes accessed per row activation
|
|
system.physmem.bytesPerActivate::384-511 3207 1.56% 68.85% # Bytes accessed per row activation
|
|
system.physmem.bytesPerActivate::512-639 3374 1.64% 70.49% # Bytes accessed per row activation
|
|
system.physmem.bytesPerActivate::640-767 48035 23.36% 93.85% # Bytes accessed per row activation
|
|
system.physmem.bytesPerActivate::768-895 7705 3.75% 97.60% # Bytes accessed per row activation
|
|
system.physmem.bytesPerActivate::896-1023 1172 0.57% 98.17% # Bytes accessed per row activation
|
|
system.physmem.bytesPerActivate::1024-1151 3767 1.83% 100.00% # Bytes accessed per row activation
|
|
system.physmem.bytesPerActivate::total 205647 # Bytes accessed per row activation
|
|
system.physmem.rdPerTurnAround::samples 4029 # Reads before turning the bus around for writes
|
|
system.physmem.rdPerTurnAround::mean 234.045421 # Reads before turning the bus around for writes
|
|
system.physmem.rdPerTurnAround::gmean 40.559432 # Reads before turning the bus around for writes
|
|
system.physmem.rdPerTurnAround::stdev 3989.674296 # Reads before turning the bus around for writes
|
|
system.physmem.rdPerTurnAround::0-8191 4017 99.70% 99.70% # Reads before turning the bus around for writes
|
|
system.physmem.rdPerTurnAround::8192-16383 7 0.17% 99.88% # Reads before turning the bus around for writes
|
|
system.physmem.rdPerTurnAround::24576-32767 2 0.05% 99.93% # Reads before turning the bus around for writes
|
|
system.physmem.rdPerTurnAround::57344-65535 1 0.02% 99.95% # Reads before turning the bus around for writes
|
|
system.physmem.rdPerTurnAround::90112-98303 1 0.02% 99.98% # Reads before turning the bus around for writes
|
|
system.physmem.rdPerTurnAround::212992-221183 1 0.02% 100.00% # Reads before turning the bus around for writes
|
|
system.physmem.rdPerTurnAround::total 4029 # Reads before turning the bus around for writes
|
|
system.physmem.wrPerTurnAround::samples 4029 # Writes before turning the bus around for reads
|
|
system.physmem.wrPerTurnAround::mean 16.437081 # Writes before turning the bus around for reads
|
|
system.physmem.wrPerTurnAround::gmean 16.396271 # Writes before turning the bus around for reads
|
|
system.physmem.wrPerTurnAround::stdev 1.276876 # Writes before turning the bus around for reads
|
|
system.physmem.wrPerTurnAround::16 3401 84.41% 84.41% # Writes before turning the bus around for reads
|
|
system.physmem.wrPerTurnAround::17 9 0.22% 84.64% # Writes before turning the bus around for reads
|
|
system.physmem.wrPerTurnAround::18 462 11.47% 96.10% # Writes before turning the bus around for reads
|
|
system.physmem.wrPerTurnAround::19 50 1.24% 97.34% # Writes before turning the bus around for reads
|
|
system.physmem.wrPerTurnAround::20 36 0.89% 98.24% # Writes before turning the bus around for reads
|
|
system.physmem.wrPerTurnAround::21 16 0.40% 98.63% # Writes before turning the bus around for reads
|
|
system.physmem.wrPerTurnAround::22 18 0.45% 99.08% # Writes before turning the bus around for reads
|
|
system.physmem.wrPerTurnAround::23 10 0.25% 99.33% # Writes before turning the bus around for reads
|
|
system.physmem.wrPerTurnAround::24 6 0.15% 99.48% # Writes before turning the bus around for reads
|
|
system.physmem.wrPerTurnAround::25 6 0.15% 99.63% # Writes before turning the bus around for reads
|
|
system.physmem.wrPerTurnAround::26 4 0.10% 99.73% # Writes before turning the bus around for reads
|
|
system.physmem.wrPerTurnAround::27 4 0.10% 99.83% # Writes before turning the bus around for reads
|
|
system.physmem.wrPerTurnAround::28 3 0.07% 99.90% # Writes before turning the bus around for reads
|
|
system.physmem.wrPerTurnAround::29 2 0.05% 99.95% # Writes before turning the bus around for reads
|
|
system.physmem.wrPerTurnAround::30 2 0.05% 100.00% # Writes before turning the bus around for reads
|
|
system.physmem.wrPerTurnAround::total 4029 # Writes before turning the bus around for reads
|
|
system.physmem.totQLat 15106541272 # Total ticks spent queuing
|
|
system.physmem.totMemAccLat 32989841272 # Total ticks spent from burst creation until serviced by the DRAM
|
|
system.physmem.totBusLat 4768880000 # Total ticks spent in databus transfers
|
|
system.physmem.avgQLat 15838.67 # Average queueing delay per DRAM burst
|
|
system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst
|
|
system.physmem.avgMemAccLat 34588.67 # Average memory access latency per DRAM burst
|
|
system.physmem.avgRdBW 134.87 # Average DRAM read bandwidth in MiByte/s
|
|
system.physmem.avgWrBW 9.36 # Average achieved write bandwidth in MiByte/s
|
|
system.physmem.avgRdBWSys 134.91 # Average system read bandwidth in MiByte/s
|
|
system.physmem.avgWrBWSys 9.38 # Average system write bandwidth in MiByte/s
|
|
system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s
|
|
system.physmem.busUtil 1.13 # Data bus utilization in percentage
|
|
system.physmem.busUtilRead 1.05 # Data bus utilization in percentage for reads
|
|
system.physmem.busUtilWrite 0.07 # Data bus utilization in percentage for writes
|
|
system.physmem.avgRdQLen 1.08 # Average read queue length when enqueuing
|
|
system.physmem.avgWrQLen 24.93 # Average write queue length when enqueuing
|
|
system.physmem.readRowHits 788463 # Number of row buffer hits during reads
|
|
system.physmem.writeRowHits 25883 # Number of row buffer hits during writes
|
|
system.physmem.readRowHitRate 82.67 # Row buffer hit rate for reads
|
|
system.physmem.writeRowHitRate 39.07 # Row buffer hit rate for writes
|
|
system.physmem.avgGap 443551.72 # Average gap between requests
|
|
system.physmem.pageHitRate 79.84 # Row buffer hit rate, read and write combined
|
|
system.physmem_0.actEnergy 1032091200 # Energy for activate commands per rank (pJ)
|
|
system.physmem_0.preEnergy 563145000 # Energy for precharge commands per rank (pJ)
|
|
system.physmem_0.readEnergy 6203792400 # Energy for read commands per rank (pJ)
|
|
system.physmem_0.writeEnergy 216412560 # Energy for write commands per rank (pJ)
|
|
system.physmem_0.refreshEnergy 29560558560 # Energy for refresh commands per rank (pJ)
|
|
system.physmem_0.actBackEnergy 305512170480 # Energy for active background per rank (pJ)
|
|
system.physmem_0.preBackEnergy 3557164500 # Energy for precharge background per rank (pJ)
|
|
system.physmem_0.totalEnergy 346645334700 # Total energy per rank (pJ)
|
|
system.physmem_0.averagePower 765.925147 # Core power per rank (mW)
|
|
system.physmem_0.memoryStateTime::IDLE 4194914578 # Time in different power states
|
|
system.physmem_0.memoryStateTime::REF 15112760000 # Time in different power states
|
|
system.physmem_0.memoryStateTime::PRE_PDN 0 # Time in different power states
|
|
system.physmem_0.memoryStateTime::ACT 433276166672 # Time in different power states
|
|
system.physmem_0.memoryStateTime::ACT_PDN 0 # Time in different power states
|
|
system.physmem_1.actEnergy 522539640 # Energy for activate commands per rank (pJ)
|
|
system.physmem_1.preEnergy 285115875 # Energy for precharge commands per rank (pJ)
|
|
system.physmem_1.readEnergy 1235348400 # Energy for read commands per rank (pJ)
|
|
system.physmem_1.writeEnergy 212725440 # Energy for write commands per rank (pJ)
|
|
system.physmem_1.refreshEnergy 29560558560 # Energy for refresh commands per rank (pJ)
|
|
system.physmem_1.actBackEnergy 96876011835 # Energy for active background per rank (pJ)
|
|
system.physmem_1.preBackEnergy 186571355250 # Energy for precharge background per rank (pJ)
|
|
system.physmem_1.totalEnergy 315263655000 # Total energy per rank (pJ)
|
|
system.physmem_1.averagePower 696.586172 # Core power per rank (mW)
|
|
system.physmem_1.memoryStateTime::IDLE 309737229647 # Time in different power states
|
|
system.physmem_1.memoryStateTime::REF 15112760000 # Time in different power states
|
|
system.physmem_1.memoryStateTime::PRE_PDN 0 # Time in different power states
|
|
system.physmem_1.memoryStateTime::ACT 127733879103 # Time in different power states
|
|
system.physmem_1.memoryStateTime::ACT_PDN 0 # Time in different power states
|
|
system.cpu.branchPred.lookups 234612390 # Number of BP lookups
|
|
system.cpu.branchPred.condPredicted 162472835 # Number of conditional branches predicted
|
|
system.cpu.branchPred.condIncorrect 15514556 # Number of conditional branches incorrect
|
|
system.cpu.branchPred.BTBLookups 121579993 # Number of BTB lookups
|
|
system.cpu.branchPred.BTBHits 107625887 # Number of BTB hits
|
|
system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
|
|
system.cpu.branchPred.BTBHitPct 88.522696 # BTB Hit Percentage
|
|
system.cpu.branchPred.usedRAS 25035644 # Number of times the RAS was used to get a target.
|
|
system.cpu.branchPred.RASInCorrect 1300133 # Number of incorrect RAS predictions.
|
|
system.cpu_clk_domain.clock 500 # Clock period in ticks
|
|
system.cpu.dstage2_mmu.stage2_tlb.walker.walks 0 # Table walker walks requested
|
|
system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Data 0 # Table walker requests started/completed, data/inst
|
|
system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Inst 0 # Table walker requests started/completed, data/inst
|
|
system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::total 0 # Table walker requests started/completed, data/inst
|
|
system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::Data 0 # Table walker requests started/completed, data/inst
|
|
system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::Inst 0 # Table walker requests started/completed, data/inst
|
|
system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::total 0 # Table walker requests started/completed, data/inst
|
|
system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin::total 0 # Table walker requests started/completed, data/inst
|
|
system.cpu.dstage2_mmu.stage2_tlb.inst_hits 0 # ITB inst hits
|
|
system.cpu.dstage2_mmu.stage2_tlb.inst_misses 0 # ITB inst misses
|
|
system.cpu.dstage2_mmu.stage2_tlb.read_hits 0 # DTB read hits
|
|
system.cpu.dstage2_mmu.stage2_tlb.read_misses 0 # DTB read misses
|
|
system.cpu.dstage2_mmu.stage2_tlb.write_hits 0 # DTB write hits
|
|
system.cpu.dstage2_mmu.stage2_tlb.write_misses 0 # DTB write misses
|
|
system.cpu.dstage2_mmu.stage2_tlb.flush_tlb 0 # Number of times complete TLB was flushed
|
|
system.cpu.dstage2_mmu.stage2_tlb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
|
|
system.cpu.dstage2_mmu.stage2_tlb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID
|
|
system.cpu.dstage2_mmu.stage2_tlb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID
|
|
system.cpu.dstage2_mmu.stage2_tlb.flush_entries 0 # Number of entries that have been flushed from TLB
|
|
system.cpu.dstage2_mmu.stage2_tlb.align_faults 0 # Number of TLB faults due to alignment restrictions
|
|
system.cpu.dstage2_mmu.stage2_tlb.prefetch_faults 0 # Number of TLB faults due to prefetch
|
|
system.cpu.dstage2_mmu.stage2_tlb.domain_faults 0 # Number of TLB faults due to domain restrictions
|
|
system.cpu.dstage2_mmu.stage2_tlb.perms_faults 0 # Number of TLB faults due to permissions restrictions
|
|
system.cpu.dstage2_mmu.stage2_tlb.read_accesses 0 # DTB read accesses
|
|
system.cpu.dstage2_mmu.stage2_tlb.write_accesses 0 # DTB write accesses
|
|
system.cpu.dstage2_mmu.stage2_tlb.inst_accesses 0 # ITB inst accesses
|
|
system.cpu.dstage2_mmu.stage2_tlb.hits 0 # DTB hits
|
|
system.cpu.dstage2_mmu.stage2_tlb.misses 0 # DTB misses
|
|
system.cpu.dstage2_mmu.stage2_tlb.accesses 0 # DTB accesses
|
|
system.cpu.dtb.walker.walks 0 # Table walker walks requested
|
|
system.cpu.dtb.walker.walkRequestOrigin_Requested::Data 0 # Table walker requests started/completed, data/inst
|
|
system.cpu.dtb.walker.walkRequestOrigin_Requested::Inst 0 # Table walker requests started/completed, data/inst
|
|
system.cpu.dtb.walker.walkRequestOrigin_Requested::total 0 # Table walker requests started/completed, data/inst
|
|
system.cpu.dtb.walker.walkRequestOrigin_Completed::Data 0 # Table walker requests started/completed, data/inst
|
|
system.cpu.dtb.walker.walkRequestOrigin_Completed::Inst 0 # Table walker requests started/completed, data/inst
|
|
system.cpu.dtb.walker.walkRequestOrigin_Completed::total 0 # Table walker requests started/completed, data/inst
|
|
system.cpu.dtb.walker.walkRequestOrigin::total 0 # Table walker requests started/completed, data/inst
|
|
system.cpu.dtb.inst_hits 0 # ITB inst hits
|
|
system.cpu.dtb.inst_misses 0 # ITB inst misses
|
|
system.cpu.dtb.read_hits 0 # DTB read hits
|
|
system.cpu.dtb.read_misses 0 # DTB read misses
|
|
system.cpu.dtb.write_hits 0 # DTB write hits
|
|
system.cpu.dtb.write_misses 0 # DTB write misses
|
|
system.cpu.dtb.flush_tlb 0 # Number of times complete TLB was flushed
|
|
system.cpu.dtb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
|
|
system.cpu.dtb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID
|
|
system.cpu.dtb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID
|
|
system.cpu.dtb.flush_entries 0 # Number of entries that have been flushed from TLB
|
|
system.cpu.dtb.align_faults 0 # Number of TLB faults due to alignment restrictions
|
|
system.cpu.dtb.prefetch_faults 0 # Number of TLB faults due to prefetch
|
|
system.cpu.dtb.domain_faults 0 # Number of TLB faults due to domain restrictions
|
|
system.cpu.dtb.perms_faults 0 # Number of TLB faults due to permissions restrictions
|
|
system.cpu.dtb.read_accesses 0 # DTB read accesses
|
|
system.cpu.dtb.write_accesses 0 # DTB write accesses
|
|
system.cpu.dtb.inst_accesses 0 # ITB inst accesses
|
|
system.cpu.dtb.hits 0 # DTB hits
|
|
system.cpu.dtb.misses 0 # DTB misses
|
|
system.cpu.dtb.accesses 0 # DTB accesses
|
|
system.cpu.istage2_mmu.stage2_tlb.walker.walks 0 # Table walker walks requested
|
|
system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Data 0 # Table walker requests started/completed, data/inst
|
|
system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Inst 0 # Table walker requests started/completed, data/inst
|
|
system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::total 0 # Table walker requests started/completed, data/inst
|
|
system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::Data 0 # Table walker requests started/completed, data/inst
|
|
system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::Inst 0 # Table walker requests started/completed, data/inst
|
|
system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::total 0 # Table walker requests started/completed, data/inst
|
|
system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin::total 0 # Table walker requests started/completed, data/inst
|
|
system.cpu.istage2_mmu.stage2_tlb.inst_hits 0 # ITB inst hits
|
|
system.cpu.istage2_mmu.stage2_tlb.inst_misses 0 # ITB inst misses
|
|
system.cpu.istage2_mmu.stage2_tlb.read_hits 0 # DTB read hits
|
|
system.cpu.istage2_mmu.stage2_tlb.read_misses 0 # DTB read misses
|
|
system.cpu.istage2_mmu.stage2_tlb.write_hits 0 # DTB write hits
|
|
system.cpu.istage2_mmu.stage2_tlb.write_misses 0 # DTB write misses
|
|
system.cpu.istage2_mmu.stage2_tlb.flush_tlb 0 # Number of times complete TLB was flushed
|
|
system.cpu.istage2_mmu.stage2_tlb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
|
|
system.cpu.istage2_mmu.stage2_tlb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID
|
|
system.cpu.istage2_mmu.stage2_tlb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID
|
|
system.cpu.istage2_mmu.stage2_tlb.flush_entries 0 # Number of entries that have been flushed from TLB
|
|
system.cpu.istage2_mmu.stage2_tlb.align_faults 0 # Number of TLB faults due to alignment restrictions
|
|
system.cpu.istage2_mmu.stage2_tlb.prefetch_faults 0 # Number of TLB faults due to prefetch
|
|
system.cpu.istage2_mmu.stage2_tlb.domain_faults 0 # Number of TLB faults due to domain restrictions
|
|
system.cpu.istage2_mmu.stage2_tlb.perms_faults 0 # Number of TLB faults due to permissions restrictions
|
|
system.cpu.istage2_mmu.stage2_tlb.read_accesses 0 # DTB read accesses
|
|
system.cpu.istage2_mmu.stage2_tlb.write_accesses 0 # DTB write accesses
|
|
system.cpu.istage2_mmu.stage2_tlb.inst_accesses 0 # ITB inst accesses
|
|
system.cpu.istage2_mmu.stage2_tlb.hits 0 # DTB hits
|
|
system.cpu.istage2_mmu.stage2_tlb.misses 0 # DTB misses
|
|
system.cpu.istage2_mmu.stage2_tlb.accesses 0 # DTB accesses
|
|
system.cpu.itb.walker.walks 0 # Table walker walks requested
|
|
system.cpu.itb.walker.walkRequestOrigin_Requested::Data 0 # Table walker requests started/completed, data/inst
|
|
system.cpu.itb.walker.walkRequestOrigin_Requested::Inst 0 # Table walker requests started/completed, data/inst
|
|
system.cpu.itb.walker.walkRequestOrigin_Requested::total 0 # Table walker requests started/completed, data/inst
|
|
system.cpu.itb.walker.walkRequestOrigin_Completed::Data 0 # Table walker requests started/completed, data/inst
|
|
system.cpu.itb.walker.walkRequestOrigin_Completed::Inst 0 # Table walker requests started/completed, data/inst
|
|
system.cpu.itb.walker.walkRequestOrigin_Completed::total 0 # Table walker requests started/completed, data/inst
|
|
system.cpu.itb.walker.walkRequestOrigin::total 0 # Table walker requests started/completed, data/inst
|
|
system.cpu.itb.inst_hits 0 # ITB inst hits
|
|
system.cpu.itb.inst_misses 0 # ITB inst misses
|
|
system.cpu.itb.read_hits 0 # DTB read hits
|
|
system.cpu.itb.read_misses 0 # DTB read misses
|
|
system.cpu.itb.write_hits 0 # DTB write hits
|
|
system.cpu.itb.write_misses 0 # DTB write misses
|
|
system.cpu.itb.flush_tlb 0 # Number of times complete TLB was flushed
|
|
system.cpu.itb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
|
|
system.cpu.itb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID
|
|
system.cpu.itb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID
|
|
system.cpu.itb.flush_entries 0 # Number of entries that have been flushed from TLB
|
|
system.cpu.itb.align_faults 0 # Number of TLB faults due to alignment restrictions
|
|
system.cpu.itb.prefetch_faults 0 # Number of TLB faults due to prefetch
|
|
system.cpu.itb.domain_faults 0 # Number of TLB faults due to domain restrictions
|
|
system.cpu.itb.perms_faults 0 # Number of TLB faults due to permissions restrictions
|
|
system.cpu.itb.read_accesses 0 # DTB read accesses
|
|
system.cpu.itb.write_accesses 0 # DTB write accesses
|
|
system.cpu.itb.inst_accesses 0 # ITB inst accesses
|
|
system.cpu.itb.hits 0 # DTB hits
|
|
system.cpu.itb.misses 0 # DTB misses
|
|
system.cpu.itb.accesses 0 # DTB accesses
|
|
system.cpu.workload.num_syscalls 673 # Number of system calls
|
|
system.cpu.numCycles 905171995 # number of cpu cycles simulated
|
|
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
|
|
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
|
|
system.cpu.fetch.icacheStallCycles 86003110 # Number of cycles fetch is stalled on an Icache miss
|
|
system.cpu.fetch.Insts 1202048869 # Number of instructions fetch has processed
|
|
system.cpu.fetch.Branches 234612390 # Number of branches that fetch encountered
|
|
system.cpu.fetch.predictedBranches 132661531 # Number of branches that fetch has predicted taken
|
|
system.cpu.fetch.Cycles 803279049 # Number of cycles fetch has run and was not squashing or blocked
|
|
system.cpu.fetch.SquashCycles 31064713 # Number of cycles fetch has spent squashing
|
|
system.cpu.fetch.MiscStallCycles 1868 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
|
|
system.cpu.fetch.PendingTrapStallCycles 31 # Number of stall cycles due to pending traps
|
|
system.cpu.fetch.IcacheWaitRetryStallCycles 3204 # Number of stall cycles due to full MSHR
|
|
system.cpu.fetch.CacheLines 370083974 # Number of cache lines fetched
|
|
system.cpu.fetch.IcacheSquashes 652982 # Number of outstanding Icache misses that were squashed
|
|
system.cpu.fetch.rateDist::samples 904819618 # Number of instructions fetched each cycle (Total)
|
|
system.cpu.fetch.rateDist::mean 1.657214 # Number of instructions fetched each cycle (Total)
|
|
system.cpu.fetch.rateDist::stdev 1.229926 # Number of instructions fetched each cycle (Total)
|
|
system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
|
|
system.cpu.fetch.rateDist::0 222849160 24.63% 24.63% # Number of instructions fetched each cycle (Total)
|
|
system.cpu.fetch.rateDist::1 224059075 24.76% 49.39% # Number of instructions fetched each cycle (Total)
|
|
system.cpu.fetch.rateDist::2 98313082 10.87% 60.26% # Number of instructions fetched each cycle (Total)
|
|
system.cpu.fetch.rateDist::3 359598301 39.74% 100.00% # Number of instructions fetched each cycle (Total)
|
|
system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
|
|
system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
|
|
system.cpu.fetch.rateDist::max_value 3 # Number of instructions fetched each cycle (Total)
|
|
system.cpu.fetch.rateDist::total 904819618 # Number of instructions fetched each cycle (Total)
|
|
system.cpu.fetch.branchRate 0.259191 # Number of branch fetches per cycle
|
|
system.cpu.fetch.rate 1.327978 # Number of inst fetches per cycle
|
|
system.cpu.decode.IdleCycles 121904104 # Number of cycles decode is idle
|
|
system.cpu.decode.BlockedCycles 244100755 # Number of cycles decode is blocked
|
|
system.cpu.decode.RunCycles 484657410 # Number of cycles decode is running
|
|
system.cpu.decode.UnblockCycles 38638668 # Number of cycles decode is unblocking
|
|
system.cpu.decode.SquashCycles 15518681 # Number of cycles decode is squashing
|
|
system.cpu.decode.BranchResolved 24546049 # Number of times decode resolved a branch
|
|
system.cpu.decode.BranchMispred 13811 # Number of times decode detected a branch misprediction
|
|
system.cpu.decode.DecodedInsts 1248144086 # Number of instructions handled by decode
|
|
system.cpu.decode.SquashedInsts 39968857 # Number of squashed instructions handled by decode
|
|
system.cpu.rename.SquashCycles 15518681 # Number of cycles rename is squashing
|
|
system.cpu.rename.IdleCycles 178914873 # Number of cycles rename is idle
|
|
system.cpu.rename.BlockCycles 163328471 # Number of cycles rename is blocking
|
|
system.cpu.rename.serializeStallCycles 207028 # count of cycles rename stalled for serializing inst
|
|
system.cpu.rename.RunCycles 464319861 # Number of cycles rename is running
|
|
system.cpu.rename.UnblockCycles 82530704 # Number of cycles rename is unblocking
|
|
system.cpu.rename.RenamedInsts 1190654266 # Number of instructions processed by rename
|
|
system.cpu.rename.SquashedInsts 24276153 # Number of squashed instructions processed by rename
|
|
system.cpu.rename.ROBFullEvents 24946873 # Number of times rename has blocked due to ROB full
|
|
system.cpu.rename.IQFullEvents 2269725 # Number of times rename has blocked due to IQ full
|
|
system.cpu.rename.LQFullEvents 41528835 # Number of times rename has blocked due to LQ full
|
|
system.cpu.rename.SQFullEvents 1707155 # Number of times rename has blocked due to SQ full
|
|
system.cpu.rename.RenamedOperands 1226040359 # Number of destination operands rename has renamed
|
|
system.cpu.rename.RenameLookups 5813734095 # Number of register rename lookups that rename has made
|
|
system.cpu.rename.int_rename_lookups 1358184137 # Number of integer rename lookups
|
|
system.cpu.rename.fp_rename_lookups 40876447 # Number of floating rename lookups
|
|
system.cpu.rename.CommittedMaps 874778230 # Number of HB maps that are committed
|
|
system.cpu.rename.UndoneMaps 351262129 # Number of HB maps that are undone due to squashing
|
|
system.cpu.rename.serializingInsts 7265 # count of serializing insts renamed
|
|
system.cpu.rename.tempSerializingInsts 7257 # count of temporary serializing insts renamed
|
|
system.cpu.rename.skidInsts 108789591 # count of insts added to the skid buffer
|
|
system.cpu.memDep0.insertedLoads 367388897 # Number of loads inserted to the mem dependence unit.
|
|
system.cpu.memDep0.insertedStores 236094901 # Number of stores inserted to the mem dependence unit.
|
|
system.cpu.memDep0.conflictingLoads 1672944 # Number of conflicting loads.
|
|
system.cpu.memDep0.conflictingStores 5307285 # Number of conflicting stores.
|
|
system.cpu.iq.iqInstsAdded 1169836169 # Number of instructions added to the IQ (excludes non-spec)
|
|
system.cpu.iq.iqNonSpecInstsAdded 12331 # Number of non-speculative instructions added to the IQ
|
|
system.cpu.iq.iqInstsIssued 1017123135 # Number of instructions issued
|
|
system.cpu.iq.iqSquashedInstsIssued 19093941 # Number of squashed instructions issued
|
|
system.cpu.iq.iqSquashedInstsExamined 381123542 # Number of squashed instructions iterated over during squash; mainly for profiling
|
|
system.cpu.iq.iqSquashedOperandsExamined 1038508983 # Number of squashed operands that are examined and possibly removed from graph
|
|
system.cpu.iq.iqSquashedNonSpecRemoved 177 # Number of squashed non-spec instructions that were removed
|
|
system.cpu.iq.issued_per_cycle::samples 904819618 # Number of insts issued each cycle
|
|
system.cpu.iq.issued_per_cycle::mean 1.124117 # Number of insts issued each cycle
|
|
system.cpu.iq.issued_per_cycle::stdev 1.093910 # Number of insts issued each cycle
|
|
system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
|
|
system.cpu.iq.issued_per_cycle::0 347160042 38.37% 38.37% # Number of insts issued each cycle
|
|
system.cpu.iq.issued_per_cycle::1 227103662 25.10% 63.47% # Number of insts issued each cycle
|
|
system.cpu.iq.issued_per_cycle::2 217769500 24.07% 87.53% # Number of insts issued each cycle
|
|
system.cpu.iq.issued_per_cycle::3 96665190 10.68% 98.22% # Number of insts issued each cycle
|
|
system.cpu.iq.issued_per_cycle::4 16121217 1.78% 100.00% # Number of insts issued each cycle
|
|
system.cpu.iq.issued_per_cycle::5 7 0.00% 100.00% # Number of insts issued each cycle
|
|
system.cpu.iq.issued_per_cycle::6 0 0.00% 100.00% # Number of insts issued each cycle
|
|
system.cpu.iq.issued_per_cycle::7 0 0.00% 100.00% # Number of insts issued each cycle
|
|
system.cpu.iq.issued_per_cycle::8 0 0.00% 100.00% # Number of insts issued each cycle
|
|
system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
|
|
system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
|
|
system.cpu.iq.issued_per_cycle::max_value 5 # Number of insts issued each cycle
|
|
system.cpu.iq.issued_per_cycle::total 904819618 # Number of insts issued each cycle
|
|
system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
|
|
system.cpu.iq.fu_full::IntAlu 63881232 18.86% 18.86% # attempts to use FU when none available
|
|
system.cpu.iq.fu_full::IntMult 18143 0.01% 18.87% # attempts to use FU when none available
|
|
system.cpu.iq.fu_full::IntDiv 0 0.00% 18.87% # attempts to use FU when none available
|
|
system.cpu.iq.fu_full::FloatAdd 0 0.00% 18.87% # attempts to use FU when none available
|
|
system.cpu.iq.fu_full::FloatCmp 0 0.00% 18.87% # attempts to use FU when none available
|
|
system.cpu.iq.fu_full::FloatCvt 0 0.00% 18.87% # attempts to use FU when none available
|
|
system.cpu.iq.fu_full::FloatMult 0 0.00% 18.87% # attempts to use FU when none available
|
|
system.cpu.iq.fu_full::FloatDiv 0 0.00% 18.87% # attempts to use FU when none available
|
|
system.cpu.iq.fu_full::FloatSqrt 0 0.00% 18.87% # attempts to use FU when none available
|
|
system.cpu.iq.fu_full::SimdAdd 0 0.00% 18.87% # attempts to use FU when none available
|
|
system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 18.87% # attempts to use FU when none available
|
|
system.cpu.iq.fu_full::SimdAlu 0 0.00% 18.87% # attempts to use FU when none available
|
|
system.cpu.iq.fu_full::SimdCmp 0 0.00% 18.87% # attempts to use FU when none available
|
|
system.cpu.iq.fu_full::SimdCvt 0 0.00% 18.87% # attempts to use FU when none available
|
|
system.cpu.iq.fu_full::SimdMisc 0 0.00% 18.87% # attempts to use FU when none available
|
|
system.cpu.iq.fu_full::SimdMult 0 0.00% 18.87% # attempts to use FU when none available
|
|
system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 18.87% # attempts to use FU when none available
|
|
system.cpu.iq.fu_full::SimdShift 0 0.00% 18.87% # attempts to use FU when none available
|
|
system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 18.87% # attempts to use FU when none available
|
|
system.cpu.iq.fu_full::SimdSqrt 0 0.00% 18.87% # attempts to use FU when none available
|
|
system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 18.87% # attempts to use FU when none available
|
|
system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 18.87% # attempts to use FU when none available
|
|
system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 18.87% # attempts to use FU when none available
|
|
system.cpu.iq.fu_full::SimdFloatCvt 636889 0.19% 19.06% # attempts to use FU when none available
|
|
system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 19.06% # attempts to use FU when none available
|
|
system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 19.06% # attempts to use FU when none available
|
|
system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 19.06% # attempts to use FU when none available
|
|
system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 19.06% # attempts to use FU when none available
|
|
system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 19.06% # attempts to use FU when none available
|
|
system.cpu.iq.fu_full::MemRead 158064095 46.67% 65.73% # attempts to use FU when none available
|
|
system.cpu.iq.fu_full::MemWrite 116064822 34.27% 100.00% # attempts to use FU when none available
|
|
system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
|
|
system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
|
|
system.cpu.iq.FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued
|
|
system.cpu.iq.FU_type_0::IntAlu 456367780 44.87% 44.87% # Type of FU issued
|
|
system.cpu.iq.FU_type_0::IntMult 5195678 0.51% 45.38% # Type of FU issued
|
|
system.cpu.iq.FU_type_0::IntDiv 0 0.00% 45.38% # Type of FU issued
|
|
system.cpu.iq.FU_type_0::FloatAdd 0 0.00% 45.38% # Type of FU issued
|
|
system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 45.38% # Type of FU issued
|
|
system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 45.38% # Type of FU issued
|
|
system.cpu.iq.FU_type_0::FloatMult 0 0.00% 45.38% # Type of FU issued
|
|
system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 45.38% # Type of FU issued
|
|
system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 45.38% # Type of FU issued
|
|
system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 45.38% # Type of FU issued
|
|
system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 45.38% # Type of FU issued
|
|
system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 45.38% # Type of FU issued
|
|
system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 45.38% # Type of FU issued
|
|
system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 45.38% # Type of FU issued
|
|
system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 45.38% # Type of FU issued
|
|
system.cpu.iq.FU_type_0::SimdMult 0 0.00% 45.38% # Type of FU issued
|
|
system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 45.38% # Type of FU issued
|
|
system.cpu.iq.FU_type_0::SimdShift 0 0.00% 45.38% # Type of FU issued
|
|
system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 45.38% # Type of FU issued
|
|
system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 45.38% # Type of FU issued
|
|
system.cpu.iq.FU_type_0::SimdFloatAdd 637528 0.06% 45.44% # Type of FU issued
|
|
system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 45.44% # Type of FU issued
|
|
system.cpu.iq.FU_type_0::SimdFloatCmp 3187675 0.31% 45.76% # Type of FU issued
|
|
system.cpu.iq.FU_type_0::SimdFloatCvt 2550147 0.25% 46.01% # Type of FU issued
|
|
system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 46.01% # Type of FU issued
|
|
system.cpu.iq.FU_type_0::SimdFloatMisc 11478995 1.13% 47.13% # Type of FU issued
|
|
system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 47.13% # Type of FU issued
|
|
system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 47.13% # Type of FU issued
|
|
system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 47.13% # Type of FU issued
|
|
system.cpu.iq.FU_type_0::MemRead 322109040 31.67% 78.80% # Type of FU issued
|
|
system.cpu.iq.FU_type_0::MemWrite 215596292 21.20% 100.00% # Type of FU issued
|
|
system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
|
|
system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
|
|
system.cpu.iq.FU_type_0::total 1017123135 # Type of FU issued
|
|
system.cpu.iq.rate 1.123679 # Inst issue rate
|
|
system.cpu.iq.fu_busy_cnt 338665181 # FU busy when requested
|
|
system.cpu.iq.fu_busy_rate 0.332964 # FU busy rate (busy events/executed inst)
|
|
system.cpu.iq.int_inst_queue_reads 3234948583 # Number of integer instruction queue reads
|
|
system.cpu.iq.int_inst_queue_writes 1507425320 # Number of integer instruction queue writes
|
|
system.cpu.iq.int_inst_queue_wakeup_accesses 934275773 # Number of integer instruction queue wakeup accesses
|
|
system.cpu.iq.fp_inst_queue_reads 61876427 # Number of floating instruction queue reads
|
|
system.cpu.iq.fp_inst_queue_writes 43565693 # Number of floating instruction queue writes
|
|
system.cpu.iq.fp_inst_queue_wakeup_accesses 26152450 # Number of floating instruction queue wakeup accesses
|
|
system.cpu.iq.int_alu_accesses 1321978571 # Number of integer alu accesses
|
|
system.cpu.iq.fp_alu_accesses 33809745 # Number of floating point alu accesses
|
|
system.cpu.iew.lsq.thread0.forwLoads 9959468 # Number of loads that had data forwarded from stores
|
|
system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
|
|
system.cpu.iew.lsq.thread0.squashedLoads 115147959 # Number of loads squashed
|
|
system.cpu.iew.lsq.thread0.ignoredResponses 1090 # Number of memory responses ignored because the instruction is squashed
|
|
system.cpu.iew.lsq.thread0.memOrderViolation 18974 # Number of memory ordering violations
|
|
system.cpu.iew.lsq.thread0.squashedStores 107114405 # Number of stores squashed
|
|
system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
|
|
system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
|
|
system.cpu.iew.lsq.thread0.rescheduledLoads 2065764 # Number of loads that were rescheduled
|
|
system.cpu.iew.lsq.thread0.cacheBlocked 19863 # Number of times an access to memory failed due to the cache being blocked
|
|
system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
|
|
system.cpu.iew.iewSquashCycles 15518681 # Number of cycles IEW is squashing
|
|
system.cpu.iew.iewBlockCycles 35329232 # Number of cycles IEW is blocking
|
|
system.cpu.iew.iewUnblockCycles 27153 # Number of cycles IEW is unblocking
|
|
system.cpu.iew.iewDispatchedInsts 1169854056 # Number of instructions dispatched to IQ
|
|
system.cpu.iew.iewDispSquashedInsts 0 # Number of squashed instructions skipped by dispatch
|
|
system.cpu.iew.iewDispLoadInsts 367388897 # Number of dispatched load instructions
|
|
system.cpu.iew.iewDispStoreInsts 236094901 # Number of dispatched store instructions
|
|
system.cpu.iew.iewDispNonSpecInsts 6591 # Number of dispatched non-speculative instructions
|
|
system.cpu.iew.iewIQFullEvents 89 # Number of times the IQ has become full, causing a stall
|
|
system.cpu.iew.iewLSQFullEvents 29598 # Number of times the LSQ has become full, causing a stall
|
|
system.cpu.iew.memOrderViolationEvents 18974 # Number of memory order violations
|
|
system.cpu.iew.predictedTakenIncorrect 15437212 # Number of branches that were predicted taken incorrectly
|
|
system.cpu.iew.predictedNotTakenIncorrect 3784515 # Number of branches that were predicted not taken incorrectly
|
|
system.cpu.iew.branchMispredicts 19221727 # Number of branch mispredicts detected at execute
|
|
system.cpu.iew.iewExecutedInsts 974753111 # Number of executed instructions
|
|
system.cpu.iew.iewExecLoadInsts 303296723 # Number of load instructions executed
|
|
system.cpu.iew.iewExecSquashedInsts 42370024 # Number of squashed instructions skipped in execute
|
|
system.cpu.iew.exec_swp 0 # number of swp insts executed
|
|
system.cpu.iew.exec_nop 5556 # number of nop insts executed
|
|
system.cpu.iew.exec_refs 497769972 # number of memory reference insts executed
|
|
system.cpu.iew.exec_branches 150611064 # Number of branches executed
|
|
system.cpu.iew.exec_stores 194473249 # Number of stores executed
|
|
system.cpu.iew.exec_rate 1.076871 # Inst execution rate
|
|
system.cpu.iew.wb_sent 963726707 # cumulative count of insts sent to commit
|
|
system.cpu.iew.wb_count 960428223 # cumulative count of insts written-back
|
|
system.cpu.iew.wb_producers 536045857 # num instructions producing a value
|
|
system.cpu.iew.wb_consumers 893287669 # num instructions consuming a value
|
|
system.cpu.iew.wb_rate 1.061045 # insts written-back per cycle
|
|
system.cpu.iew.wb_fanout 0.600082 # average fanout of values written-back
|
|
system.cpu.commit.commitSquashedInsts 357425551 # The number of squashed insts skipped by commit
|
|
system.cpu.commit.commitNonSpecStalls 12154 # The number of times commit has been forced to stall to communicate backwards
|
|
system.cpu.commit.branchMispredicts 15500881 # The number of times a branch was mispredicted
|
|
system.cpu.commit.committed_per_cycle::samples 853996264 # Number of insts commited each cycle
|
|
system.cpu.commit.committed_per_cycle::mean 0.923576 # Number of insts commited each cycle
|
|
system.cpu.commit.committed_per_cycle::stdev 1.715161 # Number of insts commited each cycle
|
|
system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
|
|
system.cpu.commit.committed_per_cycle::0 515355287 60.35% 60.35% # Number of insts commited each cycle
|
|
system.cpu.commit.committed_per_cycle::1 174404345 20.42% 80.77% # Number of insts commited each cycle
|
|
system.cpu.commit.committed_per_cycle::2 72937486 8.54% 89.31% # Number of insts commited each cycle
|
|
system.cpu.commit.committed_per_cycle::3 32899801 3.85% 93.16% # Number of insts commited each cycle
|
|
system.cpu.commit.committed_per_cycle::4 8539084 1.00% 94.16% # Number of insts commited each cycle
|
|
system.cpu.commit.committed_per_cycle::5 14259189 1.67% 95.83% # Number of insts commited each cycle
|
|
system.cpu.commit.committed_per_cycle::6 7267219 0.85% 96.68% # Number of insts commited each cycle
|
|
system.cpu.commit.committed_per_cycle::7 5975069 0.70% 97.38% # Number of insts commited each cycle
|
|
system.cpu.commit.committed_per_cycle::8 22358784 2.62% 100.00% # Number of insts commited each cycle
|
|
system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
|
|
system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
|
|
system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
|
|
system.cpu.commit.committed_per_cycle::total 853996264 # Number of insts commited each cycle
|
|
system.cpu.commit.committedInsts 640654411 # Number of instructions committed
|
|
system.cpu.commit.committedOps 788730070 # Number of ops (including micro ops) committed
|
|
system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
|
|
system.cpu.commit.refs 381221434 # Number of memory references committed
|
|
system.cpu.commit.loads 252240938 # Number of loads committed
|
|
system.cpu.commit.membars 5740 # Number of memory barriers committed
|
|
system.cpu.commit.branches 137364860 # Number of branches committed
|
|
system.cpu.commit.fp_insts 24239771 # Number of committed floating point instructions.
|
|
system.cpu.commit.int_insts 682251399 # Number of committed integer instructions.
|
|
system.cpu.commit.function_calls 19275340 # Number of function calls committed.
|
|
system.cpu.commit.op_class_0::No_OpClass 0 0.00% 0.00% # Class of committed instruction
|
|
system.cpu.commit.op_class_0::IntAlu 385756794 48.91% 48.91% # Class of committed instruction
|
|
system.cpu.commit.op_class_0::IntMult 5173441 0.66% 49.56% # Class of committed instruction
|
|
system.cpu.commit.op_class_0::IntDiv 0 0.00% 49.56% # Class of committed instruction
|
|
system.cpu.commit.op_class_0::FloatAdd 0 0.00% 49.56% # Class of committed instruction
|
|
system.cpu.commit.op_class_0::FloatCmp 0 0.00% 49.56% # Class of committed instruction
|
|
system.cpu.commit.op_class_0::FloatCvt 0 0.00% 49.56% # Class of committed instruction
|
|
system.cpu.commit.op_class_0::FloatMult 0 0.00% 49.56% # Class of committed instruction
|
|
system.cpu.commit.op_class_0::FloatDiv 0 0.00% 49.56% # Class of committed instruction
|
|
system.cpu.commit.op_class_0::FloatSqrt 0 0.00% 49.56% # Class of committed instruction
|
|
system.cpu.commit.op_class_0::SimdAdd 0 0.00% 49.56% # Class of committed instruction
|
|
system.cpu.commit.op_class_0::SimdAddAcc 0 0.00% 49.56% # Class of committed instruction
|
|
system.cpu.commit.op_class_0::SimdAlu 0 0.00% 49.56% # Class of committed instruction
|
|
system.cpu.commit.op_class_0::SimdCmp 0 0.00% 49.56% # Class of committed instruction
|
|
system.cpu.commit.op_class_0::SimdCvt 0 0.00% 49.56% # Class of committed instruction
|
|
system.cpu.commit.op_class_0::SimdMisc 0 0.00% 49.56% # Class of committed instruction
|
|
system.cpu.commit.op_class_0::SimdMult 0 0.00% 49.56% # Class of committed instruction
|
|
system.cpu.commit.op_class_0::SimdMultAcc 0 0.00% 49.56% # Class of committed instruction
|
|
system.cpu.commit.op_class_0::SimdShift 0 0.00% 49.56% # Class of committed instruction
|
|
system.cpu.commit.op_class_0::SimdShiftAcc 0 0.00% 49.56% # Class of committed instruction
|
|
system.cpu.commit.op_class_0::SimdSqrt 0 0.00% 49.56% # Class of committed instruction
|
|
system.cpu.commit.op_class_0::SimdFloatAdd 637528 0.08% 49.65% # Class of committed instruction
|
|
system.cpu.commit.op_class_0::SimdFloatAlu 0 0.00% 49.65% # Class of committed instruction
|
|
system.cpu.commit.op_class_0::SimdFloatCmp 3187668 0.40% 50.05% # Class of committed instruction
|
|
system.cpu.commit.op_class_0::SimdFloatCvt 2550131 0.32% 50.37% # Class of committed instruction
|
|
system.cpu.commit.op_class_0::SimdFloatDiv 0 0.00% 50.37% # Class of committed instruction
|
|
system.cpu.commit.op_class_0::SimdFloatMisc 10203074 1.29% 51.67% # Class of committed instruction
|
|
system.cpu.commit.op_class_0::SimdFloatMult 0 0.00% 51.67% # Class of committed instruction
|
|
system.cpu.commit.op_class_0::SimdFloatMultAcc 0 0.00% 51.67% # Class of committed instruction
|
|
system.cpu.commit.op_class_0::SimdFloatSqrt 0 0.00% 51.67% # Class of committed instruction
|
|
system.cpu.commit.op_class_0::MemRead 252240938 31.98% 83.65% # Class of committed instruction
|
|
system.cpu.commit.op_class_0::MemWrite 128980496 16.35% 100.00% # Class of committed instruction
|
|
system.cpu.commit.op_class_0::IprAccess 0 0.00% 100.00% # Class of committed instruction
|
|
system.cpu.commit.op_class_0::InstPrefetch 0 0.00% 100.00% # Class of committed instruction
|
|
system.cpu.commit.op_class_0::total 788730070 # Class of committed instruction
|
|
system.cpu.commit.bw_lim_events 22358784 # number cycles where commit BW limit reached
|
|
system.cpu.rob.rob_reads 1977784350 # The number of ROB reads
|
|
system.cpu.rob.rob_writes 2343138350 # The number of ROB writes
|
|
system.cpu.timesIdled 648611 # Number of times that the entire CPU went into an idle state and unscheduled itself
|
|
system.cpu.idleCycles 352377 # Total number of cycles that the CPU has spent unscheduled due to idling
|
|
system.cpu.committedInsts 640649299 # Number of Instructions Simulated
|
|
system.cpu.committedOps 788724958 # Number of Ops (including micro ops) Simulated
|
|
system.cpu.cpi 1.412898 # CPI: Cycles Per Instruction
|
|
system.cpu.cpi_total 1.412898 # CPI: Total CPI of All Threads
|
|
system.cpu.ipc 0.707765 # IPC: Instructions Per Cycle
|
|
system.cpu.ipc_total 0.707765 # IPC: Total IPC of All Threads
|
|
system.cpu.int_regfile_reads 995811618 # number of integer regfile reads
|
|
system.cpu.int_regfile_writes 567906414 # number of integer regfile writes
|
|
system.cpu.fp_regfile_reads 31889839 # number of floating regfile reads
|
|
system.cpu.fp_regfile_writes 22959494 # number of floating regfile writes
|
|
system.cpu.cc_regfile_reads 3794441379 # number of cc regfile reads
|
|
system.cpu.cc_regfile_writes 384896518 # number of cc regfile writes
|
|
system.cpu.misc_regfile_reads 715823215 # number of misc regfile reads
|
|
system.cpu.misc_regfile_writes 6386808 # number of misc regfile writes
|
|
system.cpu.dcache.tags.replacements 2756185 # number of replacements
|
|
system.cpu.dcache.tags.tagsinuse 511.937157 # Cycle average of tags in use
|
|
system.cpu.dcache.tags.total_refs 414216587 # Total number of references to valid blocks.
|
|
system.cpu.dcache.tags.sampled_refs 2756697 # Sample count of references to valid blocks.
|
|
system.cpu.dcache.tags.avg_refs 150.258294 # Average number of references to valid blocks.
|
|
system.cpu.dcache.tags.warmup_cycle 267553000 # Cycle when the warmup percentage was hit.
|
|
system.cpu.dcache.tags.occ_blocks::cpu.data 511.937157 # Average occupied blocks per requestor
|
|
system.cpu.dcache.tags.occ_percent::cpu.data 0.999877 # Average percentage of cache occupancy
|
|
system.cpu.dcache.tags.occ_percent::total 0.999877 # Average percentage of cache occupancy
|
|
system.cpu.dcache.tags.occ_task_id_blocks::1024 512 # Occupied blocks per task id
|
|
system.cpu.dcache.tags.age_task_id_blocks_1024::0 40 # Occupied blocks per task id
|
|
system.cpu.dcache.tags.age_task_id_blocks_1024::1 217 # Occupied blocks per task id
|
|
system.cpu.dcache.tags.age_task_id_blocks_1024::2 199 # Occupied blocks per task id
|
|
system.cpu.dcache.tags.age_task_id_blocks_1024::4 56 # Occupied blocks per task id
|
|
system.cpu.dcache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id
|
|
system.cpu.dcache.tags.tag_accesses 839347973 # Number of tag accesses
|
|
system.cpu.dcache.tags.data_accesses 839347973 # Number of data accesses
|
|
system.cpu.dcache.ReadReq_hits::cpu.data 286293800 # number of ReadReq hits
|
|
system.cpu.dcache.ReadReq_hits::total 286293800 # number of ReadReq hits
|
|
system.cpu.dcache.WriteReq_hits::cpu.data 127906811 # number of WriteReq hits
|
|
system.cpu.dcache.WriteReq_hits::total 127906811 # number of WriteReq hits
|
|
system.cpu.dcache.SoftPFReq_hits::cpu.data 3157 # number of SoftPFReq hits
|
|
system.cpu.dcache.SoftPFReq_hits::total 3157 # number of SoftPFReq hits
|
|
system.cpu.dcache.LoadLockedReq_hits::cpu.data 5737 # number of LoadLockedReq hits
|
|
system.cpu.dcache.LoadLockedReq_hits::total 5737 # number of LoadLockedReq hits
|
|
system.cpu.dcache.StoreCondReq_hits::cpu.data 5739 # number of StoreCondReq hits
|
|
system.cpu.dcache.StoreCondReq_hits::total 5739 # number of StoreCondReq hits
|
|
system.cpu.dcache.demand_hits::cpu.data 414200611 # number of demand (read+write) hits
|
|
system.cpu.dcache.demand_hits::total 414200611 # number of demand (read+write) hits
|
|
system.cpu.dcache.overall_hits::cpu.data 414203768 # number of overall hits
|
|
system.cpu.dcache.overall_hits::total 414203768 # number of overall hits
|
|
system.cpu.dcache.ReadReq_misses::cpu.data 3035079 # number of ReadReq misses
|
|
system.cpu.dcache.ReadReq_misses::total 3035079 # number of ReadReq misses
|
|
system.cpu.dcache.WriteReq_misses::cpu.data 1044666 # number of WriteReq misses
|
|
system.cpu.dcache.WriteReq_misses::total 1044666 # number of WriteReq misses
|
|
system.cpu.dcache.SoftPFReq_misses::cpu.data 646 # number of SoftPFReq misses
|
|
system.cpu.dcache.SoftPFReq_misses::total 646 # number of SoftPFReq misses
|
|
system.cpu.dcache.LoadLockedReq_misses::cpu.data 3 # number of LoadLockedReq misses
|
|
system.cpu.dcache.LoadLockedReq_misses::total 3 # number of LoadLockedReq misses
|
|
system.cpu.dcache.demand_misses::cpu.data 4079745 # number of demand (read+write) misses
|
|
system.cpu.dcache.demand_misses::total 4079745 # number of demand (read+write) misses
|
|
system.cpu.dcache.overall_misses::cpu.data 4080391 # number of overall misses
|
|
system.cpu.dcache.overall_misses::total 4080391 # number of overall misses
|
|
system.cpu.dcache.ReadReq_miss_latency::cpu.data 76869214000 # number of ReadReq miss cycles
|
|
system.cpu.dcache.ReadReq_miss_latency::total 76869214000 # number of ReadReq miss cycles
|
|
system.cpu.dcache.WriteReq_miss_latency::cpu.data 10006334850 # number of WriteReq miss cycles
|
|
system.cpu.dcache.WriteReq_miss_latency::total 10006334850 # number of WriteReq miss cycles
|
|
system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 187500 # number of LoadLockedReq miss cycles
|
|
system.cpu.dcache.LoadLockedReq_miss_latency::total 187500 # number of LoadLockedReq miss cycles
|
|
system.cpu.dcache.demand_miss_latency::cpu.data 86875548850 # number of demand (read+write) miss cycles
|
|
system.cpu.dcache.demand_miss_latency::total 86875548850 # number of demand (read+write) miss cycles
|
|
system.cpu.dcache.overall_miss_latency::cpu.data 86875548850 # number of overall miss cycles
|
|
system.cpu.dcache.overall_miss_latency::total 86875548850 # number of overall miss cycles
|
|
system.cpu.dcache.ReadReq_accesses::cpu.data 289328879 # number of ReadReq accesses(hits+misses)
|
|
system.cpu.dcache.ReadReq_accesses::total 289328879 # number of ReadReq accesses(hits+misses)
|
|
system.cpu.dcache.WriteReq_accesses::cpu.data 128951477 # number of WriteReq accesses(hits+misses)
|
|
system.cpu.dcache.WriteReq_accesses::total 128951477 # number of WriteReq accesses(hits+misses)
|
|
system.cpu.dcache.SoftPFReq_accesses::cpu.data 3803 # number of SoftPFReq accesses(hits+misses)
|
|
system.cpu.dcache.SoftPFReq_accesses::total 3803 # number of SoftPFReq accesses(hits+misses)
|
|
system.cpu.dcache.LoadLockedReq_accesses::cpu.data 5740 # number of LoadLockedReq accesses(hits+misses)
|
|
system.cpu.dcache.LoadLockedReq_accesses::total 5740 # number of LoadLockedReq accesses(hits+misses)
|
|
system.cpu.dcache.StoreCondReq_accesses::cpu.data 5739 # number of StoreCondReq accesses(hits+misses)
|
|
system.cpu.dcache.StoreCondReq_accesses::total 5739 # number of StoreCondReq accesses(hits+misses)
|
|
system.cpu.dcache.demand_accesses::cpu.data 418280356 # number of demand (read+write) accesses
|
|
system.cpu.dcache.demand_accesses::total 418280356 # number of demand (read+write) accesses
|
|
system.cpu.dcache.overall_accesses::cpu.data 418284159 # number of overall (read+write) accesses
|
|
system.cpu.dcache.overall_accesses::total 418284159 # number of overall (read+write) accesses
|
|
system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.010490 # miss rate for ReadReq accesses
|
|
system.cpu.dcache.ReadReq_miss_rate::total 0.010490 # miss rate for ReadReq accesses
|
|
system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.008101 # miss rate for WriteReq accesses
|
|
system.cpu.dcache.WriteReq_miss_rate::total 0.008101 # miss rate for WriteReq accesses
|
|
system.cpu.dcache.SoftPFReq_miss_rate::cpu.data 0.169866 # miss rate for SoftPFReq accesses
|
|
system.cpu.dcache.SoftPFReq_miss_rate::total 0.169866 # miss rate for SoftPFReq accesses
|
|
system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.000523 # miss rate for LoadLockedReq accesses
|
|
system.cpu.dcache.LoadLockedReq_miss_rate::total 0.000523 # miss rate for LoadLockedReq accesses
|
|
system.cpu.dcache.demand_miss_rate::cpu.data 0.009754 # miss rate for demand accesses
|
|
system.cpu.dcache.demand_miss_rate::total 0.009754 # miss rate for demand accesses
|
|
system.cpu.dcache.overall_miss_rate::cpu.data 0.009755 # miss rate for overall accesses
|
|
system.cpu.dcache.overall_miss_rate::total 0.009755 # miss rate for overall accesses
|
|
system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 25326.923615 # average ReadReq miss latency
|
|
system.cpu.dcache.ReadReq_avg_miss_latency::total 25326.923615 # average ReadReq miss latency
|
|
system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 9578.501502 # average WriteReq miss latency
|
|
system.cpu.dcache.WriteReq_avg_miss_latency::total 9578.501502 # average WriteReq miss latency
|
|
system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 62500 # average LoadLockedReq miss latency
|
|
system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 62500 # average LoadLockedReq miss latency
|
|
system.cpu.dcache.demand_avg_miss_latency::cpu.data 21294.357576 # average overall miss latency
|
|
system.cpu.dcache.demand_avg_miss_latency::total 21294.357576 # average overall miss latency
|
|
system.cpu.dcache.overall_avg_miss_latency::cpu.data 21290.986293 # average overall miss latency
|
|
system.cpu.dcache.overall_avg_miss_latency::total 21290.986293 # average overall miss latency
|
|
system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
|
|
system.cpu.dcache.blocked_cycles::no_targets 352038 # number of cycles access was blocked
|
|
system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked
|
|
system.cpu.dcache.blocked::no_targets 4878 # number of cycles access was blocked
|
|
system.cpu.dcache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
|
|
system.cpu.dcache.avg_blocked_cycles::no_targets 72.168512 # average number of cycles each access was blocked
|
|
system.cpu.dcache.fast_writes 0 # number of fast writes performed
|
|
system.cpu.dcache.cache_copies 0 # number of cache copies performed
|
|
system.cpu.dcache.writebacks::writebacks 2756185 # number of writebacks
|
|
system.cpu.dcache.writebacks::total 2756185 # number of writebacks
|
|
system.cpu.dcache.ReadReq_mshr_hits::cpu.data 999872 # number of ReadReq MSHR hits
|
|
system.cpu.dcache.ReadReq_mshr_hits::total 999872 # number of ReadReq MSHR hits
|
|
system.cpu.dcache.WriteReq_mshr_hits::cpu.data 323643 # number of WriteReq MSHR hits
|
|
system.cpu.dcache.WriteReq_mshr_hits::total 323643 # number of WriteReq MSHR hits
|
|
system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data 3 # number of LoadLockedReq MSHR hits
|
|
system.cpu.dcache.LoadLockedReq_mshr_hits::total 3 # number of LoadLockedReq MSHR hits
|
|
system.cpu.dcache.demand_mshr_hits::cpu.data 1323515 # number of demand (read+write) MSHR hits
|
|
system.cpu.dcache.demand_mshr_hits::total 1323515 # number of demand (read+write) MSHR hits
|
|
system.cpu.dcache.overall_mshr_hits::cpu.data 1323515 # number of overall MSHR hits
|
|
system.cpu.dcache.overall_mshr_hits::total 1323515 # number of overall MSHR hits
|
|
system.cpu.dcache.ReadReq_mshr_misses::cpu.data 2035207 # number of ReadReq MSHR misses
|
|
system.cpu.dcache.ReadReq_mshr_misses::total 2035207 # number of ReadReq MSHR misses
|
|
system.cpu.dcache.WriteReq_mshr_misses::cpu.data 721023 # number of WriteReq MSHR misses
|
|
system.cpu.dcache.WriteReq_mshr_misses::total 721023 # number of WriteReq MSHR misses
|
|
system.cpu.dcache.SoftPFReq_mshr_misses::cpu.data 641 # number of SoftPFReq MSHR misses
|
|
system.cpu.dcache.SoftPFReq_mshr_misses::total 641 # number of SoftPFReq MSHR misses
|
|
system.cpu.dcache.demand_mshr_misses::cpu.data 2756230 # number of demand (read+write) MSHR misses
|
|
system.cpu.dcache.demand_mshr_misses::total 2756230 # number of demand (read+write) MSHR misses
|
|
system.cpu.dcache.overall_mshr_misses::cpu.data 2756871 # number of overall MSHR misses
|
|
system.cpu.dcache.overall_mshr_misses::total 2756871 # number of overall MSHR misses
|
|
system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 65569114500 # number of ReadReq MSHR miss cycles
|
|
system.cpu.dcache.ReadReq_mshr_miss_latency::total 65569114500 # number of ReadReq MSHR miss cycles
|
|
system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 5957184350 # number of WriteReq MSHR miss cycles
|
|
system.cpu.dcache.WriteReq_mshr_miss_latency::total 5957184350 # number of WriteReq MSHR miss cycles
|
|
system.cpu.dcache.SoftPFReq_mshr_miss_latency::cpu.data 5576500 # number of SoftPFReq MSHR miss cycles
|
|
system.cpu.dcache.SoftPFReq_mshr_miss_latency::total 5576500 # number of SoftPFReq MSHR miss cycles
|
|
system.cpu.dcache.demand_mshr_miss_latency::cpu.data 71526298850 # number of demand (read+write) MSHR miss cycles
|
|
system.cpu.dcache.demand_mshr_miss_latency::total 71526298850 # number of demand (read+write) MSHR miss cycles
|
|
system.cpu.dcache.overall_mshr_miss_latency::cpu.data 71531875350 # number of overall MSHR miss cycles
|
|
system.cpu.dcache.overall_mshr_miss_latency::total 71531875350 # number of overall MSHR miss cycles
|
|
system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.007034 # mshr miss rate for ReadReq accesses
|
|
system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.007034 # mshr miss rate for ReadReq accesses
|
|
system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.005591 # mshr miss rate for WriteReq accesses
|
|
system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.005591 # mshr miss rate for WriteReq accesses
|
|
system.cpu.dcache.SoftPFReq_mshr_miss_rate::cpu.data 0.168551 # mshr miss rate for SoftPFReq accesses
|
|
system.cpu.dcache.SoftPFReq_mshr_miss_rate::total 0.168551 # mshr miss rate for SoftPFReq accesses
|
|
system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.006589 # mshr miss rate for demand accesses
|
|
system.cpu.dcache.demand_mshr_miss_rate::total 0.006589 # mshr miss rate for demand accesses
|
|
system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.006591 # mshr miss rate for overall accesses
|
|
system.cpu.dcache.overall_mshr_miss_rate::total 0.006591 # mshr miss rate for overall accesses
|
|
system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 32217.417933 # average ReadReq mshr miss latency
|
|
system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 32217.417933 # average ReadReq mshr miss latency
|
|
system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 8262.128046 # average WriteReq mshr miss latency
|
|
system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 8262.128046 # average WriteReq mshr miss latency
|
|
system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::cpu.data 8699.687988 # average SoftPFReq mshr miss latency
|
|
system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::total 8699.687988 # average SoftPFReq mshr miss latency
|
|
system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 25950.772922 # average overall mshr miss latency
|
|
system.cpu.dcache.demand_avg_mshr_miss_latency::total 25950.772922 # average overall mshr miss latency
|
|
system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 25946.761872 # average overall mshr miss latency
|
|
system.cpu.dcache.overall_avg_mshr_miss_latency::total 25946.761872 # average overall mshr miss latency
|
|
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
|
|
system.cpu.icache.tags.replacements 5169363 # number of replacements
|
|
system.cpu.icache.tags.tagsinuse 510.872217 # Cycle average of tags in use
|
|
system.cpu.icache.tags.total_refs 364909729 # Total number of references to valid blocks.
|
|
system.cpu.icache.tags.sampled_refs 5169873 # Sample count of references to valid blocks.
|
|
system.cpu.icache.tags.avg_refs 70.583886 # Average number of references to valid blocks.
|
|
system.cpu.icache.tags.warmup_cycle 257528500 # Cycle when the warmup percentage was hit.
|
|
system.cpu.icache.tags.occ_blocks::cpu.inst 510.872217 # Average occupied blocks per requestor
|
|
system.cpu.icache.tags.occ_percent::cpu.inst 0.997797 # Average percentage of cache occupancy
|
|
system.cpu.icache.tags.occ_percent::total 0.997797 # Average percentage of cache occupancy
|
|
system.cpu.icache.tags.occ_task_id_blocks::1024 510 # Occupied blocks per task id
|
|
system.cpu.icache.tags.age_task_id_blocks_1024::0 59 # Occupied blocks per task id
|
|
system.cpu.icache.tags.age_task_id_blocks_1024::1 121 # Occupied blocks per task id
|
|
system.cpu.icache.tags.age_task_id_blocks_1024::3 2 # Occupied blocks per task id
|
|
system.cpu.icache.tags.age_task_id_blocks_1024::4 328 # Occupied blocks per task id
|
|
system.cpu.icache.tags.occ_task_id_percent::1024 0.996094 # Percentage of cache occupancy per task id
|
|
system.cpu.icache.tags.tag_accesses 745337941 # Number of tag accesses
|
|
system.cpu.icache.tags.data_accesses 745337941 # Number of data accesses
|
|
system.cpu.icache.ReadReq_hits::cpu.inst 364909744 # number of ReadReq hits
|
|
system.cpu.icache.ReadReq_hits::total 364909744 # number of ReadReq hits
|
|
system.cpu.icache.demand_hits::cpu.inst 364909744 # number of demand (read+write) hits
|
|
system.cpu.icache.demand_hits::total 364909744 # number of demand (read+write) hits
|
|
system.cpu.icache.overall_hits::cpu.inst 364909744 # number of overall hits
|
|
system.cpu.icache.overall_hits::total 364909744 # number of overall hits
|
|
system.cpu.icache.ReadReq_misses::cpu.inst 5174203 # number of ReadReq misses
|
|
system.cpu.icache.ReadReq_misses::total 5174203 # number of ReadReq misses
|
|
system.cpu.icache.demand_misses::cpu.inst 5174203 # number of demand (read+write) misses
|
|
system.cpu.icache.demand_misses::total 5174203 # number of demand (read+write) misses
|
|
system.cpu.icache.overall_misses::cpu.inst 5174203 # number of overall misses
|
|
system.cpu.icache.overall_misses::total 5174203 # number of overall misses
|
|
system.cpu.icache.ReadReq_miss_latency::cpu.inst 41972246420 # number of ReadReq miss cycles
|
|
system.cpu.icache.ReadReq_miss_latency::total 41972246420 # number of ReadReq miss cycles
|
|
system.cpu.icache.demand_miss_latency::cpu.inst 41972246420 # number of demand (read+write) miss cycles
|
|
system.cpu.icache.demand_miss_latency::total 41972246420 # number of demand (read+write) miss cycles
|
|
system.cpu.icache.overall_miss_latency::cpu.inst 41972246420 # number of overall miss cycles
|
|
system.cpu.icache.overall_miss_latency::total 41972246420 # number of overall miss cycles
|
|
system.cpu.icache.ReadReq_accesses::cpu.inst 370083947 # number of ReadReq accesses(hits+misses)
|
|
system.cpu.icache.ReadReq_accesses::total 370083947 # number of ReadReq accesses(hits+misses)
|
|
system.cpu.icache.demand_accesses::cpu.inst 370083947 # number of demand (read+write) accesses
|
|
system.cpu.icache.demand_accesses::total 370083947 # number of demand (read+write) accesses
|
|
system.cpu.icache.overall_accesses::cpu.inst 370083947 # number of overall (read+write) accesses
|
|
system.cpu.icache.overall_accesses::total 370083947 # number of overall (read+write) accesses
|
|
system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.013981 # miss rate for ReadReq accesses
|
|
system.cpu.icache.ReadReq_miss_rate::total 0.013981 # miss rate for ReadReq accesses
|
|
system.cpu.icache.demand_miss_rate::cpu.inst 0.013981 # miss rate for demand accesses
|
|
system.cpu.icache.demand_miss_rate::total 0.013981 # miss rate for demand accesses
|
|
system.cpu.icache.overall_miss_rate::cpu.inst 0.013981 # miss rate for overall accesses
|
|
system.cpu.icache.overall_miss_rate::total 0.013981 # miss rate for overall accesses
|
|
system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 8111.828318 # average ReadReq miss latency
|
|
system.cpu.icache.ReadReq_avg_miss_latency::total 8111.828318 # average ReadReq miss latency
|
|
system.cpu.icache.demand_avg_miss_latency::cpu.inst 8111.828318 # average overall miss latency
|
|
system.cpu.icache.demand_avg_miss_latency::total 8111.828318 # average overall miss latency
|
|
system.cpu.icache.overall_avg_miss_latency::cpu.inst 8111.828318 # average overall miss latency
|
|
system.cpu.icache.overall_avg_miss_latency::total 8111.828318 # average overall miss latency
|
|
system.cpu.icache.blocked_cycles::no_mshrs 80154 # number of cycles access was blocked
|
|
system.cpu.icache.blocked_cycles::no_targets 135 # number of cycles access was blocked
|
|
system.cpu.icache.blocked::no_mshrs 3667 # number of cycles access was blocked
|
|
system.cpu.icache.blocked::no_targets 5 # number of cycles access was blocked
|
|
system.cpu.icache.avg_blocked_cycles::no_mshrs 21.858195 # average number of cycles each access was blocked
|
|
system.cpu.icache.avg_blocked_cycles::no_targets 27 # average number of cycles each access was blocked
|
|
system.cpu.icache.fast_writes 0 # number of fast writes performed
|
|
system.cpu.icache.cache_copies 0 # number of cache copies performed
|
|
system.cpu.icache.writebacks::writebacks 5169363 # number of writebacks
|
|
system.cpu.icache.writebacks::total 5169363 # number of writebacks
|
|
system.cpu.icache.ReadReq_mshr_hits::cpu.inst 4154 # number of ReadReq MSHR hits
|
|
system.cpu.icache.ReadReq_mshr_hits::total 4154 # number of ReadReq MSHR hits
|
|
system.cpu.icache.demand_mshr_hits::cpu.inst 4154 # number of demand (read+write) MSHR hits
|
|
system.cpu.icache.demand_mshr_hits::total 4154 # number of demand (read+write) MSHR hits
|
|
system.cpu.icache.overall_mshr_hits::cpu.inst 4154 # number of overall MSHR hits
|
|
system.cpu.icache.overall_mshr_hits::total 4154 # number of overall MSHR hits
|
|
system.cpu.icache.ReadReq_mshr_misses::cpu.inst 5170049 # number of ReadReq MSHR misses
|
|
system.cpu.icache.ReadReq_mshr_misses::total 5170049 # number of ReadReq MSHR misses
|
|
system.cpu.icache.demand_mshr_misses::cpu.inst 5170049 # number of demand (read+write) MSHR misses
|
|
system.cpu.icache.demand_mshr_misses::total 5170049 # number of demand (read+write) MSHR misses
|
|
system.cpu.icache.overall_mshr_misses::cpu.inst 5170049 # number of overall MSHR misses
|
|
system.cpu.icache.overall_mshr_misses::total 5170049 # number of overall MSHR misses
|
|
system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 39346514434 # number of ReadReq MSHR miss cycles
|
|
system.cpu.icache.ReadReq_mshr_miss_latency::total 39346514434 # number of ReadReq MSHR miss cycles
|
|
system.cpu.icache.demand_mshr_miss_latency::cpu.inst 39346514434 # number of demand (read+write) MSHR miss cycles
|
|
system.cpu.icache.demand_mshr_miss_latency::total 39346514434 # number of demand (read+write) MSHR miss cycles
|
|
system.cpu.icache.overall_mshr_miss_latency::cpu.inst 39346514434 # number of overall MSHR miss cycles
|
|
system.cpu.icache.overall_mshr_miss_latency::total 39346514434 # number of overall MSHR miss cycles
|
|
system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.013970 # mshr miss rate for ReadReq accesses
|
|
system.cpu.icache.ReadReq_mshr_miss_rate::total 0.013970 # mshr miss rate for ReadReq accesses
|
|
system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.013970 # mshr miss rate for demand accesses
|
|
system.cpu.icache.demand_mshr_miss_rate::total 0.013970 # mshr miss rate for demand accesses
|
|
system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.013970 # mshr miss rate for overall accesses
|
|
system.cpu.icache.overall_mshr_miss_rate::total 0.013970 # mshr miss rate for overall accesses
|
|
system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 7610.472248 # average ReadReq mshr miss latency
|
|
system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 7610.472248 # average ReadReq mshr miss latency
|
|
system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 7610.472248 # average overall mshr miss latency
|
|
system.cpu.icache.demand_avg_mshr_miss_latency::total 7610.472248 # average overall mshr miss latency
|
|
system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 7610.472248 # average overall mshr miss latency
|
|
system.cpu.icache.overall_avg_mshr_miss_latency::total 7610.472248 # average overall mshr miss latency
|
|
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
|
|
system.cpu.l2cache.prefetcher.num_hwpf_issued 1350388 # number of hwpf issued
|
|
system.cpu.l2cache.prefetcher.pfIdentified 1355069 # number of prefetch candidates identified
|
|
system.cpu.l2cache.prefetcher.pfBufferHit 4095 # number of redundant prefetches already in prefetch queue
|
|
system.cpu.l2cache.prefetcher.pfInCache 0 # number of redundant prefetches already in cache/mshr dropped
|
|
system.cpu.l2cache.prefetcher.pfRemovedFull 0 # number of prefetches dropped due to prefetch queue size
|
|
system.cpu.l2cache.prefetcher.pfSpanPage 4790235 # number of prefetches not generated due to page crossing
|
|
system.cpu.l2cache.tags.replacements 301561 # number of replacements
|
|
system.cpu.l2cache.tags.tagsinuse 16356.089687 # Cycle average of tags in use
|
|
system.cpu.l2cache.tags.total_refs 13502376 # Total number of references to valid blocks.
|
|
system.cpu.l2cache.tags.sampled_refs 317924 # Sample count of references to valid blocks.
|
|
system.cpu.l2cache.tags.avg_refs 42.470452 # Average number of references to valid blocks.
|
|
system.cpu.l2cache.tags.warmup_cycle 60356537500 # Cycle when the warmup percentage was hit.
|
|
system.cpu.l2cache.tags.occ_blocks::writebacks 9847.960617 # Average occupied blocks per requestor
|
|
system.cpu.l2cache.tags.occ_blocks::cpu.l2cache.prefetcher 6508.129070 # Average occupied blocks per requestor
|
|
system.cpu.l2cache.tags.occ_percent::writebacks 0.601072 # Average percentage of cache occupancy
|
|
system.cpu.l2cache.tags.occ_percent::cpu.l2cache.prefetcher 0.397225 # Average percentage of cache occupancy
|
|
system.cpu.l2cache.tags.occ_percent::total 0.998296 # Average percentage of cache occupancy
|
|
system.cpu.l2cache.tags.occ_task_id_blocks::1022 6319 # Occupied blocks per task id
|
|
system.cpu.l2cache.tags.occ_task_id_blocks::1024 10044 # Occupied blocks per task id
|
|
system.cpu.l2cache.tags.age_task_id_blocks_1022::1 15 # Occupied blocks per task id
|
|
system.cpu.l2cache.tags.age_task_id_blocks_1022::2 137 # Occupied blocks per task id
|
|
system.cpu.l2cache.tags.age_task_id_blocks_1022::3 1300 # Occupied blocks per task id
|
|
system.cpu.l2cache.tags.age_task_id_blocks_1022::4 4867 # Occupied blocks per task id
|
|
system.cpu.l2cache.tags.age_task_id_blocks_1024::0 60 # Occupied blocks per task id
|
|
system.cpu.l2cache.tags.age_task_id_blocks_1024::1 134 # Occupied blocks per task id
|
|
system.cpu.l2cache.tags.age_task_id_blocks_1024::2 224 # Occupied blocks per task id
|
|
system.cpu.l2cache.tags.age_task_id_blocks_1024::3 1968 # Occupied blocks per task id
|
|
system.cpu.l2cache.tags.age_task_id_blocks_1024::4 7658 # Occupied blocks per task id
|
|
system.cpu.l2cache.tags.occ_task_id_percent::1022 0.385681 # Percentage of cache occupancy per task id
|
|
system.cpu.l2cache.tags.occ_task_id_percent::1024 0.613037 # Percentage of cache occupancy per task id
|
|
system.cpu.l2cache.tags.tag_accesses 244381666 # Number of tag accesses
|
|
system.cpu.l2cache.tags.data_accesses 244381666 # Number of data accesses
|
|
system.cpu.l2cache.WritebackDirty_hits::writebacks 735261 # number of WritebackDirty hits
|
|
system.cpu.l2cache.WritebackDirty_hits::total 735261 # number of WritebackDirty hits
|
|
system.cpu.l2cache.WritebackClean_hits::writebacks 6546111 # number of WritebackClean hits
|
|
system.cpu.l2cache.WritebackClean_hits::total 6546111 # number of WritebackClean hits
|
|
system.cpu.l2cache.ReadExReq_hits::cpu.data 718464 # number of ReadExReq hits
|
|
system.cpu.l2cache.ReadExReq_hits::total 718464 # number of ReadExReq hits
|
|
system.cpu.l2cache.ReadCleanReq_hits::cpu.inst 5166212 # number of ReadCleanReq hits
|
|
system.cpu.l2cache.ReadCleanReq_hits::total 5166212 # number of ReadCleanReq hits
|
|
system.cpu.l2cache.ReadSharedReq_hits::cpu.data 1286380 # number of ReadSharedReq hits
|
|
system.cpu.l2cache.ReadSharedReq_hits::total 1286380 # number of ReadSharedReq hits
|
|
system.cpu.l2cache.demand_hits::cpu.inst 5166212 # number of demand (read+write) hits
|
|
system.cpu.l2cache.demand_hits::cpu.data 2004844 # number of demand (read+write) hits
|
|
system.cpu.l2cache.demand_hits::total 7171056 # number of demand (read+write) hits
|
|
system.cpu.l2cache.overall_hits::cpu.inst 5166212 # number of overall hits
|
|
system.cpu.l2cache.overall_hits::cpu.data 2004844 # number of overall hits
|
|
system.cpu.l2cache.overall_hits::total 7171056 # number of overall hits
|
|
system.cpu.l2cache.UpgradeReq_misses::cpu.data 174 # number of UpgradeReq misses
|
|
system.cpu.l2cache.UpgradeReq_misses::total 174 # number of UpgradeReq misses
|
|
system.cpu.l2cache.ReadExReq_misses::cpu.data 2385 # number of ReadExReq misses
|
|
system.cpu.l2cache.ReadExReq_misses::total 2385 # number of ReadExReq misses
|
|
system.cpu.l2cache.ReadCleanReq_misses::cpu.inst 3664 # number of ReadCleanReq misses
|
|
system.cpu.l2cache.ReadCleanReq_misses::total 3664 # number of ReadCleanReq misses
|
|
system.cpu.l2cache.ReadSharedReq_misses::cpu.data 749468 # number of ReadSharedReq misses
|
|
system.cpu.l2cache.ReadSharedReq_misses::total 749468 # number of ReadSharedReq misses
|
|
system.cpu.l2cache.demand_misses::cpu.inst 3664 # number of demand (read+write) misses
|
|
system.cpu.l2cache.demand_misses::cpu.data 751853 # number of demand (read+write) misses
|
|
system.cpu.l2cache.demand_misses::total 755517 # number of demand (read+write) misses
|
|
system.cpu.l2cache.overall_misses::cpu.inst 3664 # number of overall misses
|
|
system.cpu.l2cache.overall_misses::cpu.data 751853 # number of overall misses
|
|
system.cpu.l2cache.overall_misses::total 755517 # number of overall misses
|
|
system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 195908500 # number of ReadExReq miss cycles
|
|
system.cpu.l2cache.ReadExReq_miss_latency::total 195908500 # number of ReadExReq miss cycles
|
|
system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst 270114500 # number of ReadCleanReq miss cycles
|
|
system.cpu.l2cache.ReadCleanReq_miss_latency::total 270114500 # number of ReadCleanReq miss cycles
|
|
system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data 54154115500 # number of ReadSharedReq miss cycles
|
|
system.cpu.l2cache.ReadSharedReq_miss_latency::total 54154115500 # number of ReadSharedReq miss cycles
|
|
system.cpu.l2cache.demand_miss_latency::cpu.inst 270114500 # number of demand (read+write) miss cycles
|
|
system.cpu.l2cache.demand_miss_latency::cpu.data 54350024000 # number of demand (read+write) miss cycles
|
|
system.cpu.l2cache.demand_miss_latency::total 54620138500 # number of demand (read+write) miss cycles
|
|
system.cpu.l2cache.overall_miss_latency::cpu.inst 270114500 # number of overall miss cycles
|
|
system.cpu.l2cache.overall_miss_latency::cpu.data 54350024000 # number of overall miss cycles
|
|
system.cpu.l2cache.overall_miss_latency::total 54620138500 # number of overall miss cycles
|
|
system.cpu.l2cache.WritebackDirty_accesses::writebacks 735261 # number of WritebackDirty accesses(hits+misses)
|
|
system.cpu.l2cache.WritebackDirty_accesses::total 735261 # number of WritebackDirty accesses(hits+misses)
|
|
system.cpu.l2cache.WritebackClean_accesses::writebacks 6546111 # number of WritebackClean accesses(hits+misses)
|
|
system.cpu.l2cache.WritebackClean_accesses::total 6546111 # number of WritebackClean accesses(hits+misses)
|
|
system.cpu.l2cache.UpgradeReq_accesses::cpu.data 174 # number of UpgradeReq accesses(hits+misses)
|
|
system.cpu.l2cache.UpgradeReq_accesses::total 174 # number of UpgradeReq accesses(hits+misses)
|
|
system.cpu.l2cache.ReadExReq_accesses::cpu.data 720849 # number of ReadExReq accesses(hits+misses)
|
|
system.cpu.l2cache.ReadExReq_accesses::total 720849 # number of ReadExReq accesses(hits+misses)
|
|
system.cpu.l2cache.ReadCleanReq_accesses::cpu.inst 5169876 # number of ReadCleanReq accesses(hits+misses)
|
|
system.cpu.l2cache.ReadCleanReq_accesses::total 5169876 # number of ReadCleanReq accesses(hits+misses)
|
|
system.cpu.l2cache.ReadSharedReq_accesses::cpu.data 2035848 # number of ReadSharedReq accesses(hits+misses)
|
|
system.cpu.l2cache.ReadSharedReq_accesses::total 2035848 # number of ReadSharedReq accesses(hits+misses)
|
|
system.cpu.l2cache.demand_accesses::cpu.inst 5169876 # number of demand (read+write) accesses
|
|
system.cpu.l2cache.demand_accesses::cpu.data 2756697 # number of demand (read+write) accesses
|
|
system.cpu.l2cache.demand_accesses::total 7926573 # number of demand (read+write) accesses
|
|
system.cpu.l2cache.overall_accesses::cpu.inst 5169876 # number of overall (read+write) accesses
|
|
system.cpu.l2cache.overall_accesses::cpu.data 2756697 # number of overall (read+write) accesses
|
|
system.cpu.l2cache.overall_accesses::total 7926573 # number of overall (read+write) accesses
|
|
system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 1 # miss rate for UpgradeReq accesses
|
|
system.cpu.l2cache.UpgradeReq_miss_rate::total 1 # miss rate for UpgradeReq accesses
|
|
system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.003309 # miss rate for ReadExReq accesses
|
|
system.cpu.l2cache.ReadExReq_miss_rate::total 0.003309 # miss rate for ReadExReq accesses
|
|
system.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst 0.000709 # miss rate for ReadCleanReq accesses
|
|
system.cpu.l2cache.ReadCleanReq_miss_rate::total 0.000709 # miss rate for ReadCleanReq accesses
|
|
system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data 0.368136 # miss rate for ReadSharedReq accesses
|
|
system.cpu.l2cache.ReadSharedReq_miss_rate::total 0.368136 # miss rate for ReadSharedReq accesses
|
|
system.cpu.l2cache.demand_miss_rate::cpu.inst 0.000709 # miss rate for demand accesses
|
|
system.cpu.l2cache.demand_miss_rate::cpu.data 0.272737 # miss rate for demand accesses
|
|
system.cpu.l2cache.demand_miss_rate::total 0.095314 # miss rate for demand accesses
|
|
system.cpu.l2cache.overall_miss_rate::cpu.inst 0.000709 # miss rate for overall accesses
|
|
system.cpu.l2cache.overall_miss_rate::cpu.data 0.272737 # miss rate for overall accesses
|
|
system.cpu.l2cache.overall_miss_rate::total 0.095314 # miss rate for overall accesses
|
|
system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 82141.928721 # average ReadExReq miss latency
|
|
system.cpu.l2cache.ReadExReq_avg_miss_latency::total 82141.928721 # average ReadExReq miss latency
|
|
system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 73721.206332 # average ReadCleanReq miss latency
|
|
system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 73721.206332 # average ReadCleanReq miss latency
|
|
system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 72256.741449 # average ReadSharedReq miss latency
|
|
system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 72256.741449 # average ReadSharedReq miss latency
|
|
system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 73721.206332 # average overall miss latency
|
|
system.cpu.l2cache.demand_avg_miss_latency::cpu.data 72288.098870 # average overall miss latency
|
|
system.cpu.l2cache.demand_avg_miss_latency::total 72295.048953 # average overall miss latency
|
|
system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 73721.206332 # average overall miss latency
|
|
system.cpu.l2cache.overall_avg_miss_latency::cpu.data 72288.098870 # average overall miss latency
|
|
system.cpu.l2cache.overall_avg_miss_latency::total 72295.048953 # average overall miss latency
|
|
system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
|
|
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
|
|
system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
|
|
system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
|
|
system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
|
|
system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
|
|
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
|
|
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
|
|
system.cpu.l2cache.writebacks::writebacks 66305 # number of writebacks
|
|
system.cpu.l2cache.writebacks::total 66305 # number of writebacks
|
|
system.cpu.l2cache.ReadExReq_mshr_hits::cpu.data 1019 # number of ReadExReq MSHR hits
|
|
system.cpu.l2cache.ReadExReq_mshr_hits::total 1019 # number of ReadExReq MSHR hits
|
|
system.cpu.l2cache.ReadCleanReq_mshr_hits::cpu.inst 1 # number of ReadCleanReq MSHR hits
|
|
system.cpu.l2cache.ReadCleanReq_mshr_hits::total 1 # number of ReadCleanReq MSHR hits
|
|
system.cpu.l2cache.ReadSharedReq_mshr_hits::cpu.data 872 # number of ReadSharedReq MSHR hits
|
|
system.cpu.l2cache.ReadSharedReq_mshr_hits::total 872 # number of ReadSharedReq MSHR hits
|
|
system.cpu.l2cache.demand_mshr_hits::cpu.inst 1 # number of demand (read+write) MSHR hits
|
|
system.cpu.l2cache.demand_mshr_hits::cpu.data 1891 # number of demand (read+write) MSHR hits
|
|
system.cpu.l2cache.demand_mshr_hits::total 1892 # number of demand (read+write) MSHR hits
|
|
system.cpu.l2cache.overall_mshr_hits::cpu.inst 1 # number of overall MSHR hits
|
|
system.cpu.l2cache.overall_mshr_hits::cpu.data 1891 # number of overall MSHR hits
|
|
system.cpu.l2cache.overall_mshr_hits::total 1892 # number of overall MSHR hits
|
|
system.cpu.l2cache.HardPFReq_mshr_misses::cpu.l2cache.prefetcher 200528 # number of HardPFReq MSHR misses
|
|
system.cpu.l2cache.HardPFReq_mshr_misses::total 200528 # number of HardPFReq MSHR misses
|
|
system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 174 # number of UpgradeReq MSHR misses
|
|
system.cpu.l2cache.UpgradeReq_mshr_misses::total 174 # number of UpgradeReq MSHR misses
|
|
system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 1366 # number of ReadExReq MSHR misses
|
|
system.cpu.l2cache.ReadExReq_mshr_misses::total 1366 # number of ReadExReq MSHR misses
|
|
system.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst 3663 # number of ReadCleanReq MSHR misses
|
|
system.cpu.l2cache.ReadCleanReq_mshr_misses::total 3663 # number of ReadCleanReq MSHR misses
|
|
system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data 748596 # number of ReadSharedReq MSHR misses
|
|
system.cpu.l2cache.ReadSharedReq_mshr_misses::total 748596 # number of ReadSharedReq MSHR misses
|
|
system.cpu.l2cache.demand_mshr_misses::cpu.inst 3663 # number of demand (read+write) MSHR misses
|
|
system.cpu.l2cache.demand_mshr_misses::cpu.data 749962 # number of demand (read+write) MSHR misses
|
|
system.cpu.l2cache.demand_mshr_misses::total 753625 # number of demand (read+write) MSHR misses
|
|
system.cpu.l2cache.overall_mshr_misses::cpu.inst 3663 # number of overall MSHR misses
|
|
system.cpu.l2cache.overall_mshr_misses::cpu.data 749962 # number of overall MSHR misses
|
|
system.cpu.l2cache.overall_mshr_misses::cpu.l2cache.prefetcher 200528 # number of overall MSHR misses
|
|
system.cpu.l2cache.overall_mshr_misses::total 954153 # number of overall MSHR misses
|
|
system.cpu.l2cache.HardPFReq_mshr_miss_latency::cpu.l2cache.prefetcher 16518025996 # number of HardPFReq MSHR miss cycles
|
|
system.cpu.l2cache.HardPFReq_mshr_miss_latency::total 16518025996 # number of HardPFReq MSHR miss cycles
|
|
system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 2993500 # number of UpgradeReq MSHR miss cycles
|
|
system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 2993500 # number of UpgradeReq MSHR miss cycles
|
|
system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 133767000 # number of ReadExReq MSHR miss cycles
|
|
system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 133767000 # number of ReadExReq MSHR miss cycles
|
|
system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst 248088000 # number of ReadCleanReq MSHR miss cycles
|
|
system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total 248088000 # number of ReadCleanReq MSHR miss cycles
|
|
system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data 49620654000 # number of ReadSharedReq MSHR miss cycles
|
|
system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total 49620654000 # number of ReadSharedReq MSHR miss cycles
|
|
system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 248088000 # number of demand (read+write) MSHR miss cycles
|
|
system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 49754421000 # number of demand (read+write) MSHR miss cycles
|
|
system.cpu.l2cache.demand_mshr_miss_latency::total 50002509000 # number of demand (read+write) MSHR miss cycles
|
|
system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 248088000 # number of overall MSHR miss cycles
|
|
system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 49754421000 # number of overall MSHR miss cycles
|
|
system.cpu.l2cache.overall_mshr_miss_latency::cpu.l2cache.prefetcher 16518025996 # number of overall MSHR miss cycles
|
|
system.cpu.l2cache.overall_mshr_miss_latency::total 66520534996 # number of overall MSHR miss cycles
|
|
system.cpu.l2cache.HardPFReq_mshr_miss_rate::cpu.l2cache.prefetcher inf # mshr miss rate for HardPFReq accesses
|
|
system.cpu.l2cache.HardPFReq_mshr_miss_rate::total inf # mshr miss rate for HardPFReq accesses
|
|
system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 1 # mshr miss rate for UpgradeReq accesses
|
|
system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 1 # mshr miss rate for UpgradeReq accesses
|
|
system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.001895 # mshr miss rate for ReadExReq accesses
|
|
system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.001895 # mshr miss rate for ReadExReq accesses
|
|
system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst 0.000709 # mshr miss rate for ReadCleanReq accesses
|
|
system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total 0.000709 # mshr miss rate for ReadCleanReq accesses
|
|
system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data 0.367707 # mshr miss rate for ReadSharedReq accesses
|
|
system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total 0.367707 # mshr miss rate for ReadSharedReq accesses
|
|
system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.000709 # mshr miss rate for demand accesses
|
|
system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.272051 # mshr miss rate for demand accesses
|
|
system.cpu.l2cache.demand_mshr_miss_rate::total 0.095076 # mshr miss rate for demand accesses
|
|
system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.000709 # mshr miss rate for overall accesses
|
|
system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.272051 # mshr miss rate for overall accesses
|
|
system.cpu.l2cache.overall_mshr_miss_rate::cpu.l2cache.prefetcher inf # mshr miss rate for overall accesses
|
|
system.cpu.l2cache.overall_mshr_miss_rate::total 0.120374 # mshr miss rate for overall accesses
|
|
system.cpu.l2cache.HardPFReq_avg_mshr_miss_latency::cpu.l2cache.prefetcher 82372.666141 # average HardPFReq mshr miss latency
|
|
system.cpu.l2cache.HardPFReq_avg_mshr_miss_latency::total 82372.666141 # average HardPFReq mshr miss latency
|
|
system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 17204.022989 # average UpgradeReq mshr miss latency
|
|
system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 17204.022989 # average UpgradeReq mshr miss latency
|
|
system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 97926.061493 # average ReadExReq mshr miss latency
|
|
system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 97926.061493 # average ReadExReq mshr miss latency
|
|
system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 67728.091728 # average ReadCleanReq mshr miss latency
|
|
system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 67728.091728 # average ReadCleanReq mshr miss latency
|
|
system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 66284.957440 # average ReadSharedReq mshr miss latency
|
|
system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 66284.957440 # average ReadSharedReq mshr miss latency
|
|
system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 67728.091728 # average overall mshr miss latency
|
|
system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 66342.589358 # average overall mshr miss latency
|
|
system.cpu.l2cache.demand_avg_mshr_miss_latency::total 66349.323603 # average overall mshr miss latency
|
|
system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 67728.091728 # average overall mshr miss latency
|
|
system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 66342.589358 # average overall mshr miss latency
|
|
system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.l2cache.prefetcher 82372.666141 # average overall mshr miss latency
|
|
system.cpu.l2cache.overall_avg_mshr_miss_latency::total 69716.843102 # average overall mshr miss latency
|
|
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
|
|
system.cpu.toL2Bus.snoop_filter.tot_requests 15852468 # Total number of requests made to the snoop filter.
|
|
system.cpu.toL2Bus.snoop_filter.hit_single_requests 7925752 # Number of requests hitting in the snoop filter with a single holder of the requested data.
|
|
system.cpu.toL2Bus.snoop_filter.hit_multi_requests 644350 # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data.
|
|
system.cpu.toL2Bus.snoop_filter.tot_snoops 760150 # Total number of snoops made to the snoop filter.
|
|
system.cpu.toL2Bus.snoop_filter.hit_single_snoops 116849 # Number of snoops hitting in the snoop filter with a single holder of the requested data.
|
|
system.cpu.toL2Bus.snoop_filter.hit_multi_snoops 643301 # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data.
|
|
system.cpu.toL2Bus.trans_dist::ReadResp 7205895 # Transaction distribution
|
|
system.cpu.toL2Bus.trans_dist::WritebackDirty 801566 # Transaction distribution
|
|
system.cpu.toL2Bus.trans_dist::WritebackClean 6546111 # Transaction distribution
|
|
system.cpu.toL2Bus.trans_dist::CleanEvict 987513 # Transaction distribution
|
|
system.cpu.toL2Bus.trans_dist::HardPFReq 243924 # Transaction distribution
|
|
system.cpu.toL2Bus.trans_dist::UpgradeReq 174 # Transaction distribution
|
|
system.cpu.toL2Bus.trans_dist::UpgradeResp 174 # Transaction distribution
|
|
system.cpu.toL2Bus.trans_dist::ReadExReq 720849 # Transaction distribution
|
|
system.cpu.toL2Bus.trans_dist::ReadExResp 720849 # Transaction distribution
|
|
system.cpu.toL2Bus.trans_dist::ReadCleanReq 5170049 # Transaction distribution
|
|
system.cpu.toL2Bus.trans_dist::ReadSharedReq 2035848 # Transaction distribution
|
|
system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 15508407 # Packet count per connected master and slave (bytes)
|
|
system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 7626630 # Packet count per connected master and slave (bytes)
|
|
system.cpu.toL2Bus.pkt_count::total 23135037 # Packet count per connected master and slave (bytes)
|
|
system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 661654912 # Cumulative packet size per connected master and slave (bytes)
|
|
system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 311653440 # Cumulative packet size per connected master and slave (bytes)
|
|
system.cpu.toL2Bus.pkt_size::total 973308352 # Cumulative packet size per connected master and slave (bytes)
|
|
system.cpu.toL2Bus.snoops 1297915 # Total snoops (count)
|
|
system.cpu.toL2Bus.snoop_fanout::samples 9224662 # Request fanout histogram
|
|
system.cpu.toL2Bus.snoop_fanout::mean 0.222014 # Request fanout histogram
|
|
system.cpu.toL2Bus.snoop_fanout::stdev 0.558747 # Request fanout histogram
|
|
system.cpu.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
|
|
system.cpu.toL2Bus.snoop_fanout::0 7819958 84.77% 84.77% # Request fanout histogram
|
|
system.cpu.toL2Bus.snoop_fanout::1 761403 8.25% 93.03% # Request fanout histogram
|
|
system.cpu.toL2Bus.snoop_fanout::2 643301 6.97% 100.00% # Request fanout histogram
|
|
system.cpu.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
|
|
system.cpu.toL2Bus.snoop_fanout::min_value 0 # Request fanout histogram
|
|
system.cpu.toL2Bus.snoop_fanout::max_value 2 # Request fanout histogram
|
|
system.cpu.toL2Bus.snoop_fanout::total 9224662 # Request fanout histogram
|
|
system.cpu.toL2Bus.reqLayer0.occupancy 15851782000 # Layer occupancy (ticks)
|
|
system.cpu.toL2Bus.reqLayer0.utilization 3.5 # Layer utilization (%)
|
|
system.cpu.toL2Bus.respLayer0.occupancy 7755313513 # Layer occupancy (ticks)
|
|
system.cpu.toL2Bus.respLayer0.utilization 1.7 # Layer utilization (%)
|
|
system.cpu.toL2Bus.respLayer1.occupancy 4135165933 # Layer occupancy (ticks)
|
|
system.cpu.toL2Bus.respLayer1.utilization 0.9 # Layer utilization (%)
|
|
system.membus.trans_dist::ReadResp 952696 # Transaction distribution
|
|
system.membus.trans_dist::WritebackDirty 66305 # Transaction distribution
|
|
system.membus.trans_dist::CleanEvict 227453 # Transaction distribution
|
|
system.membus.trans_dist::UpgradeReq 174 # Transaction distribution
|
|
system.membus.trans_dist::UpgradeResp 174 # Transaction distribution
|
|
system.membus.trans_dist::ReadExReq 1366 # Transaction distribution
|
|
system.membus.trans_dist::ReadExResp 1366 # Transaction distribution
|
|
system.membus.trans_dist::ReadSharedReq 952697 # Transaction distribution
|
|
system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 2202231 # Packet count per connected master and slave (bytes)
|
|
system.membus.pkt_count::total 2202231 # Packet count per connected master and slave (bytes)
|
|
system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 65303488 # Cumulative packet size per connected master and slave (bytes)
|
|
system.membus.pkt_size::total 65303488 # Cumulative packet size per connected master and slave (bytes)
|
|
system.membus.snoops 0 # Total snoops (count)
|
|
system.membus.snoop_fanout::samples 1247995 # Request fanout histogram
|
|
system.membus.snoop_fanout::mean 0 # Request fanout histogram
|
|
system.membus.snoop_fanout::stdev 0 # Request fanout histogram
|
|
system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
|
|
system.membus.snoop_fanout::0 1247995 100.00% 100.00% # Request fanout histogram
|
|
system.membus.snoop_fanout::1 0 0.00% 100.00% # Request fanout histogram
|
|
system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
|
|
system.membus.snoop_fanout::min_value 0 # Request fanout histogram
|
|
system.membus.snoop_fanout::max_value 0 # Request fanout histogram
|
|
system.membus.snoop_fanout::total 1247995 # Request fanout histogram
|
|
system.membus.reqLayer0.occupancy 1752388071 # Layer occupancy (ticks)
|
|
system.membus.reqLayer0.utilization 0.4 # Layer utilization (%)
|
|
system.membus.respLayer1.occupancy 5021031104 # Layer occupancy (ticks)
|
|
system.membus.respLayer1.utilization 1.1 # Layer utilization (%)
|
|
|
|
---------- End Simulation Statistics ----------
|