eb0e416998
Further renames/reorganization will be coming shortly; what is currently CPUExecContext (the old ExecContext from m5) will be renamed to SimpleThread or something similar. src/arch/alpha/arguments.cc: src/arch/alpha/arguments.hh: src/arch/alpha/ev5.cc: src/arch/alpha/faults.cc: src/arch/alpha/faults.hh: src/arch/alpha/freebsd/system.cc: src/arch/alpha/freebsd/system.hh: src/arch/alpha/isa/branch.isa: src/arch/alpha/isa/decoder.isa: src/arch/alpha/isa/main.isa: src/arch/alpha/linux/process.cc: src/arch/alpha/linux/system.cc: src/arch/alpha/linux/system.hh: src/arch/alpha/linux/threadinfo.hh: src/arch/alpha/process.cc: src/arch/alpha/regfile.hh: src/arch/alpha/stacktrace.cc: src/arch/alpha/stacktrace.hh: src/arch/alpha/tlb.cc: src/arch/alpha/tlb.hh: src/arch/alpha/tru64/process.cc: src/arch/alpha/tru64/system.cc: src/arch/alpha/tru64/system.hh: src/arch/alpha/utility.hh: src/arch/alpha/vtophys.cc: src/arch/alpha/vtophys.hh: src/arch/mips/faults.cc: src/arch/mips/faults.hh: src/arch/mips/isa_traits.cc: src/arch/mips/isa_traits.hh: src/arch/mips/linux/process.cc: src/arch/mips/process.cc: src/arch/mips/regfile/float_regfile.hh: src/arch/mips/regfile/int_regfile.hh: src/arch/mips/regfile/misc_regfile.hh: src/arch/mips/regfile/regfile.hh: src/arch/mips/stacktrace.hh: src/arch/sparc/faults.cc: src/arch/sparc/faults.hh: src/arch/sparc/isa_traits.hh: src/arch/sparc/linux/process.cc: src/arch/sparc/linux/process.hh: src/arch/sparc/process.cc: src/arch/sparc/regfile.hh: src/arch/sparc/solaris/process.cc: src/arch/sparc/stacktrace.hh: src/arch/sparc/ua2005.cc: src/arch/sparc/utility.hh: src/arch/sparc/vtophys.cc: src/arch/sparc/vtophys.hh: src/base/remote_gdb.cc: src/base/remote_gdb.hh: src/cpu/base.cc: src/cpu/base.hh: src/cpu/base_dyn_inst.hh: src/cpu/checker/cpu.cc: src/cpu/checker/cpu.hh: src/cpu/checker/exec_context.hh: src/cpu/cpu_exec_context.cc: src/cpu/cpu_exec_context.hh: src/cpu/cpuevent.cc: src/cpu/cpuevent.hh: src/cpu/exetrace.hh: src/cpu/intr_control.cc: src/cpu/memtest/memtest.hh: src/cpu/o3/alpha_cpu.hh: src/cpu/o3/alpha_cpu_impl.hh: src/cpu/o3/alpha_dyn_inst_impl.hh: src/cpu/o3/commit.hh: src/cpu/o3/commit_impl.hh: src/cpu/o3/cpu.cc: src/cpu/o3/cpu.hh: src/cpu/o3/fetch_impl.hh: src/cpu/o3/regfile.hh: src/cpu/o3/thread_state.hh: src/cpu/ozone/back_end.hh: src/cpu/ozone/cpu.hh: src/cpu/ozone/cpu_impl.hh: src/cpu/ozone/front_end.hh: src/cpu/ozone/front_end_impl.hh: src/cpu/ozone/inorder_back_end.hh: src/cpu/ozone/lw_back_end.hh: src/cpu/ozone/lw_back_end_impl.hh: src/cpu/ozone/lw_lsq.hh: src/cpu/ozone/lw_lsq_impl.hh: src/cpu/ozone/thread_state.hh: src/cpu/pc_event.cc: src/cpu/pc_event.hh: src/cpu/profile.cc: src/cpu/profile.hh: src/cpu/quiesce_event.cc: src/cpu/quiesce_event.hh: src/cpu/simple/atomic.cc: src/cpu/simple/base.cc: src/cpu/simple/base.hh: src/cpu/simple/timing.cc: src/cpu/static_inst.cc: src/cpu/static_inst.hh: src/cpu/thread_state.hh: src/dev/alpha_console.cc: src/dev/ns_gige.cc: src/dev/sinic.cc: src/dev/tsunami_cchip.cc: src/kern/kernel_stats.cc: src/kern/kernel_stats.hh: src/kern/linux/events.cc: src/kern/linux/events.hh: src/kern/system_events.cc: src/kern/system_events.hh: src/kern/tru64/dump_mbuf.cc: src/kern/tru64/tru64.hh: src/kern/tru64/tru64_events.cc: src/kern/tru64/tru64_events.hh: src/mem/vport.cc: src/mem/vport.hh: src/sim/faults.cc: src/sim/faults.hh: src/sim/process.cc: src/sim/process.hh: src/sim/pseudo_inst.cc: src/sim/pseudo_inst.hh: src/sim/syscall_emul.cc: src/sim/syscall_emul.hh: src/sim/system.cc: src/cpu/thread_context.hh: src/sim/system.hh: src/sim/vptr.hh: Change ExecContext to ThreadContext. --HG-- rename : src/cpu/exec_context.hh => src/cpu/thread_context.hh extra : convert_revision : 108bb97d15a114a565a2a6a23faa554f4e2fd77e
192 lines
5.5 KiB
C++
192 lines
5.5 KiB
C++
/*
|
|
* Copyright (c) 2001-2005 The Regents of The University of Michigan
|
|
* All rights reserved.
|
|
*
|
|
* Redistribution and use in source and binary forms, with or without
|
|
* modification, are permitted provided that the following conditions are
|
|
* met: redistributions of source code must retain the above copyright
|
|
* notice, this list of conditions and the following disclaimer;
|
|
* redistributions in binary form must reproduce the above copyright
|
|
* notice, this list of conditions and the following disclaimer in the
|
|
* documentation and/or other materials provided with the distribution;
|
|
* neither the name of the copyright holders nor the names of its
|
|
* contributors may be used to endorse or promote products derived from
|
|
* this software without specific prior written permission.
|
|
*
|
|
* THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
|
|
* "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
|
|
* LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
|
|
* A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
|
|
* OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
|
|
* SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
|
|
* LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
|
|
* DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
|
|
* THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
|
|
* (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
|
|
* OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
|
*
|
|
* Authors: Steve Reinhardt
|
|
* Nathan Binkert
|
|
*/
|
|
|
|
#ifndef __EXETRACE_HH__
|
|
#define __EXETRACE_HH__
|
|
|
|
#include <fstream>
|
|
#include <vector>
|
|
|
|
#include "sim/host.hh"
|
|
#include "cpu/inst_seq.hh" // for InstSeqNum
|
|
#include "base/trace.hh"
|
|
#include "cpu/thread_context.hh"
|
|
#include "cpu/static_inst.hh"
|
|
|
|
class BaseCPU;
|
|
|
|
|
|
namespace Trace {
|
|
|
|
class InstRecord : public Record
|
|
{
|
|
protected:
|
|
typedef TheISA::IntRegFile IntRegFile;
|
|
|
|
// The following fields are initialized by the constructor and
|
|
// thus guaranteed to be valid.
|
|
BaseCPU *cpu;
|
|
// need to make this ref-counted so it doesn't go away before we
|
|
// dump the record
|
|
StaticInstPtr staticInst;
|
|
Addr PC;
|
|
bool misspeculating;
|
|
unsigned thread;
|
|
|
|
// The remaining fields are only valid for particular instruction
|
|
// types (e.g, addresses for memory ops) or when particular
|
|
// options are enabled (e.g., tracing full register contents).
|
|
// Each data field has an associated valid flag to indicate
|
|
// whether the data field is valid.
|
|
Addr addr;
|
|
bool addr_valid;
|
|
|
|
union {
|
|
uint64_t as_int;
|
|
double as_double;
|
|
} data;
|
|
enum {
|
|
DataInvalid = 0,
|
|
DataInt8 = 1, // set to equal number of bytes
|
|
DataInt16 = 2,
|
|
DataInt32 = 4,
|
|
DataInt64 = 8,
|
|
DataDouble = 3
|
|
} data_status;
|
|
|
|
InstSeqNum fetch_seq;
|
|
bool fetch_seq_valid;
|
|
|
|
InstSeqNum cp_seq;
|
|
bool cp_seq_valid;
|
|
|
|
struct iRegFile {
|
|
IntRegFile regs;
|
|
};
|
|
iRegFile *iregs;
|
|
bool regs_valid;
|
|
|
|
public:
|
|
InstRecord(Tick _cycle, BaseCPU *_cpu,
|
|
const StaticInstPtr &_staticInst,
|
|
Addr _pc, bool spec, int _thread)
|
|
: Record(_cycle), cpu(_cpu), staticInst(_staticInst), PC(_pc),
|
|
misspeculating(spec), thread(_thread)
|
|
{
|
|
data_status = DataInvalid;
|
|
addr_valid = false;
|
|
regs_valid = false;
|
|
|
|
fetch_seq_valid = false;
|
|
cp_seq_valid = false;
|
|
}
|
|
|
|
virtual ~InstRecord() { }
|
|
|
|
virtual void dump(std::ostream &outs);
|
|
|
|
void setAddr(Addr a) { addr = a; addr_valid = true; }
|
|
|
|
void setData(uint64_t d) { data.as_int = d; data_status = DataInt64; }
|
|
void setData(uint32_t d) { data.as_int = d; data_status = DataInt32; }
|
|
void setData(uint16_t d) { data.as_int = d; data_status = DataInt16; }
|
|
void setData(uint8_t d) { data.as_int = d; data_status = DataInt8; }
|
|
|
|
void setData(int64_t d) { setData((uint64_t)d); }
|
|
void setData(int32_t d) { setData((uint32_t)d); }
|
|
void setData(int16_t d) { setData((uint16_t)d); }
|
|
void setData(int8_t d) { setData((uint8_t)d); }
|
|
|
|
void setData(double d) { data.as_double = d; data_status = DataDouble; }
|
|
|
|
void setFetchSeq(InstSeqNum seq)
|
|
{ fetch_seq = seq; fetch_seq_valid = true; }
|
|
|
|
void setCPSeq(InstSeqNum seq)
|
|
{ cp_seq = seq; cp_seq_valid = true; }
|
|
|
|
void setRegs(const IntRegFile ®s);
|
|
|
|
void finalize() { theLog.append(this); }
|
|
|
|
enum InstExecFlagBits {
|
|
TRACE_MISSPEC = 0,
|
|
PRINT_CYCLE,
|
|
PRINT_OP_CLASS,
|
|
PRINT_THREAD_NUM,
|
|
PRINT_RESULT_DATA,
|
|
PRINT_EFF_ADDR,
|
|
PRINT_INT_REGS,
|
|
PRINT_FETCH_SEQ,
|
|
PRINT_CP_SEQ,
|
|
PC_SYMBOL,
|
|
INTEL_FORMAT,
|
|
NUM_BITS
|
|
};
|
|
|
|
static std::vector<bool> flags;
|
|
static std::string trace_system;
|
|
|
|
static void setParams();
|
|
|
|
static bool traceMisspec() { return flags[TRACE_MISSPEC]; }
|
|
};
|
|
|
|
|
|
inline void
|
|
InstRecord::setRegs(const IntRegFile ®s)
|
|
{
|
|
if (!iregs)
|
|
iregs = new iRegFile;
|
|
|
|
memcpy(&iregs->regs, ®s, sizeof(IntRegFile));
|
|
regs_valid = true;
|
|
}
|
|
|
|
inline
|
|
InstRecord *
|
|
getInstRecord(Tick cycle, ThreadContext *tc, BaseCPU *cpu,
|
|
const StaticInstPtr staticInst,
|
|
Addr pc, int thread = 0)
|
|
{
|
|
if (DTRACE(InstExec) &&
|
|
(InstRecord::traceMisspec() || !tc->misspeculating())) {
|
|
return new InstRecord(cycle, cpu, staticInst, pc,
|
|
tc->misspeculating(), thread);
|
|
}
|
|
|
|
return NULL;
|
|
}
|
|
|
|
|
|
}
|
|
|
|
#endif // __EXETRACE_HH__
|