ruby: reorganized ruby python configuration
Reorganized ruby python configuration so that protocol and ruby memory system configuration code can be shared by multiple front-end configuration files (i.e. memory tester, full system, and hopefully the regression tester). This code works for memory tester, but have not tested fs mode.
This commit is contained in:
parent
e735ca7c77
commit
dc758641c9
5 changed files with 223 additions and 110 deletions
|
@ -36,7 +36,9 @@ parser.add_option("--l2cache", action="store_true")
|
|||
parser.add_option("--fastmem", action="store_true")
|
||||
|
||||
# Run duration options
|
||||
parser.add_option("-m", "--maxtick", type="int")
|
||||
parser.add_option("-m", "--maxtick", type="int", default=m5.MaxTick,
|
||||
metavar="T",
|
||||
help="Stop after T ticks")
|
||||
parser.add_option("--maxtime", type="float")
|
||||
parser.add_option("--maxinsts", type="int")
|
||||
parser.add_option("--prog_intvl", type="int")
|
||||
|
|
|
@ -34,6 +34,17 @@ from m5.defines import buildEnv
|
|||
from m5.util import addToPath
|
||||
import os, optparse, sys
|
||||
addToPath('../common')
|
||||
addToPath('../ruby')
|
||||
|
||||
import Ruby
|
||||
|
||||
if buildEnv['FULL_SYSTEM']:
|
||||
panic("This script requires system-emulation mode (*_SE).")
|
||||
|
||||
# Get paths we might need. It's expected this file is in m5/configs/example.
|
||||
config_path = os.path.dirname(os.path.abspath(__file__))
|
||||
config_root = os.path.dirname(config_path)
|
||||
m5_root = os.path.dirname(config_root)
|
||||
|
||||
parser = optparse.OptionParser()
|
||||
|
||||
|
@ -43,13 +54,6 @@ parser.add_option("-b", "--blocking", action="store_true",
|
|||
help="Use blocking caches")
|
||||
parser.add_option("-l", "--maxloads", metavar="N", default=0,
|
||||
help="Stop after N loads")
|
||||
parser.add_option("-m", "--maxtick", type="int", default=m5.MaxTick,
|
||||
metavar="T",
|
||||
help="Stop after T ticks")
|
||||
|
||||
parser.add_option("-t", "--testers", type="int", metavar="N", default=1,
|
||||
help="number of testers/cores")
|
||||
|
||||
parser.add_option("-f", "--functional", type="int", default=0,
|
||||
metavar="PCT",
|
||||
help="Target percentage of functional accesses "
|
||||
|
@ -64,6 +68,8 @@ parser.add_option("--progress", type="int", default=1000,
|
|||
help="Progress message interval "
|
||||
"[default: %default]")
|
||||
|
||||
execfile(os.path.join(config_root, "common", "Options.py"))
|
||||
|
||||
(options, args) = parser.parse_args()
|
||||
|
||||
if args:
|
||||
|
@ -72,126 +78,31 @@ if args:
|
|||
|
||||
block_size = 64
|
||||
|
||||
if options.testers > block_size:
|
||||
if options.num_cpus > block_size:
|
||||
print "Error: Number of testers %d limited to %d because of false sharing" \
|
||||
% (options.testers, block_size)
|
||||
% (options.num_cpus, block_size)
|
||||
sys.exit(1)
|
||||
|
||||
cpus = [ MemTest(atomic=options.atomic, max_loads=options.maxloads, \
|
||||
percent_functional=options.functional, \
|
||||
percent_uncacheable=options.uncacheable, \
|
||||
progress_interval=options.progress) \
|
||||
for i in xrange(options.testers) ]
|
||||
for i in xrange(options.num_cpus) ]
|
||||
|
||||
system = System(cpu = cpus,
|
||||
funcmem = PhysicalMemory(),
|
||||
physmem = PhysicalMemory())
|
||||
|
||||
class L1Cache(RubyCache):
|
||||
assoc = 2
|
||||
latency = 3
|
||||
size = 32768
|
||||
system.ruby = Ruby.create_system(options, system.physmem)
|
||||
|
||||
class L2Cache(RubyCache):
|
||||
assoc = 16
|
||||
latency = 15
|
||||
size = 1048576
|
||||
assert(len(cpus) == len(system.ruby.cpu_ruby_ports))
|
||||
|
||||
#
|
||||
# The ruby network creation expects the list of nodes in the system to be
|
||||
# consistent with the NetDest list. Therefore the l1 controller nodes must be
|
||||
# listed before the directory nodes and directory nodes before dma nodes, etc.
|
||||
#
|
||||
l1_cntrl_nodes = []
|
||||
dir_cntrl_nodes = []
|
||||
dma_cntrl_nodes = []
|
||||
|
||||
#
|
||||
# Must create the individual controllers before the network to ensure the
|
||||
# controller constructors are called before the network constructor
|
||||
#
|
||||
for (i, cpu) in enumerate(cpus):
|
||||
#
|
||||
# First create the Ruby objects associated with this cpu
|
||||
# Eventually this code should go in a python file specific to the
|
||||
# MOESI_hammer protocol
|
||||
# Tie the memtester ports to the correct system ports
|
||||
#
|
||||
l1i_profiler = CacheProfiler(description = ("l1i_%s_profiler" % i))
|
||||
l1i_cache = L1Cache(cache_profiler = l1i_profiler)
|
||||
|
||||
l1d_profiler = CacheProfiler(description = ("l1d_%s_profiler" % i))
|
||||
l1d_cache = L1Cache(cache_profiler = l1d_profiler)
|
||||
|
||||
l2_profiler = CacheProfiler(description = ("l2_%s_profiler" % i))
|
||||
l2_cache = L2Cache(cache_profiler = l2_profiler)
|
||||
|
||||
cpu_seq = RubySequencer(icache = l1i_cache,
|
||||
dcache = l1d_cache,
|
||||
funcmem_port = system.physmem.port)
|
||||
|
||||
l1_cntrl = L1Cache_Controller(version = i,
|
||||
sequencer = cpu_seq,
|
||||
L1IcacheMemory = l1i_cache,
|
||||
L1DcacheMemory = l1d_cache,
|
||||
L2cacheMemory = l2_cache)
|
||||
|
||||
mem_cntrl = RubyMemoryControl(version = i)
|
||||
|
||||
dir_cntrl = Directory_Controller(version = i,
|
||||
directory = RubyDirectoryMemory(),
|
||||
memBuffer = mem_cntrl)
|
||||
|
||||
dma_cntrl = DMA_Controller(version = i,
|
||||
dma_sequencer = DMASequencer())
|
||||
#
|
||||
# As noted above: Two independent list are track to maintain the order of
|
||||
# nodes/controllers assumed by the ruby network
|
||||
#
|
||||
l1_cntrl_nodes.append(l1_cntrl)
|
||||
dir_cntrl_nodes.append(dir_cntrl)
|
||||
dma_cntrl_nodes.append(dma_cntrl)
|
||||
|
||||
#
|
||||
# Finally tie the memtester ports to the correct system ports
|
||||
#
|
||||
cpu.test = cpu_seq.port
|
||||
cpu.test = system.ruby.cpu_ruby_ports[i].port
|
||||
cpu.functional = system.funcmem.port
|
||||
|
||||
|
||||
#
|
||||
# Important: the topology constructor must be called before the network
|
||||
# constructor.
|
||||
#
|
||||
network = SimpleNetwork(topology = makeCrossbar(l1_cntrl_nodes + \
|
||||
dir_cntrl_nodes + \
|
||||
dma_cntrl_nodes))
|
||||
|
||||
mem_size_mb = sum([int(dir_cntrl.directory.size_mb) \
|
||||
for dir_cntrl in dir_cntrl_nodes])
|
||||
|
||||
#
|
||||
# determine the number of memory controllers and other memory controller
|
||||
# parameters for the profiler
|
||||
#
|
||||
mcCount = len(dir_cntrl_nodes)
|
||||
banksPerRank = dir_cntrl_nodes[0].memBuffer.banks_per_rank
|
||||
ranksPerDimm = dir_cntrl_nodes[0].memBuffer.ranks_per_dimm
|
||||
dimmsPerChannel = dir_cntrl_nodes[0].memBuffer.dimms_per_channel
|
||||
|
||||
ruby_profiler = RubyProfiler(mem_cntrl_count = mcCount,
|
||||
banks_per_rank = banksPerRank,
|
||||
ranks_per_dimm = ranksPerDimm,
|
||||
dimms_per_channel = dimmsPerChannel)
|
||||
|
||||
system.ruby = RubySystem(clock = '1GHz',
|
||||
network = network,
|
||||
profiler = ruby_profiler,
|
||||
tracer = RubyTracer(),
|
||||
debug = RubyDebug(filter_string = 'none',
|
||||
verbosity_string = 'none',
|
||||
protocol_trace = False),
|
||||
mem_size_mb = mem_size_mb)
|
||||
|
||||
|
||||
# -----------------------
|
||||
# run simulation
|
||||
|
|
117
configs/ruby/MOESI_hammer.py
Normal file
117
configs/ruby/MOESI_hammer.py
Normal file
|
@ -0,0 +1,117 @@
|
|||
# Copyright (c) 2006-2007 The Regents of The University of Michigan
|
||||
# Copyright (c) 2009 Advanced Micro Devices, Inc.
|
||||
# All rights reserved.
|
||||
#
|
||||
# Redistribution and use in source and binary forms, with or without
|
||||
# modification, are permitted provided that the following conditions are
|
||||
# met: redistributions of source code must retain the above copyright
|
||||
# notice, this list of conditions and the following disclaimer;
|
||||
# redistributions in binary form must reproduce the above copyright
|
||||
# notice, this list of conditions and the following disclaimer in the
|
||||
# documentation and/or other materials provided with the distribution;
|
||||
# neither the name of the copyright holders nor the names of its
|
||||
# contributors may be used to endorse or promote products derived from
|
||||
# this software without specific prior written permission.
|
||||
#
|
||||
# THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
|
||||
# "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
|
||||
# LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
|
||||
# A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
|
||||
# OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
|
||||
# SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
|
||||
# LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
|
||||
# DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
|
||||
# THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
|
||||
# (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
|
||||
# OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
||||
#
|
||||
# Authors: Brad Beckmann
|
||||
|
||||
import m5
|
||||
from m5.objects import *
|
||||
from m5.defines import buildEnv
|
||||
from m5.util import addToPath
|
||||
|
||||
|
||||
#
|
||||
# Note: the L1 Cache latency is only used by the sequencer on fast path hits
|
||||
#
|
||||
class L1Cache(RubyCache):
|
||||
assoc = 2
|
||||
latency = 3
|
||||
size = 32768
|
||||
|
||||
#
|
||||
# Note: the L2 Cache latency is not currently used
|
||||
#
|
||||
class L2Cache(RubyCache):
|
||||
assoc = 16
|
||||
latency = 15
|
||||
size = 1048576
|
||||
|
||||
def create_system(options, physmem):
|
||||
|
||||
if buildEnv['PROTOCOL'] != 'MOESI_hammer':
|
||||
panic("This script requires the MOESI_hammer protocol to be built.")
|
||||
|
||||
sequencers = []
|
||||
#
|
||||
# The ruby network creation expects the list of nodes in the system to be
|
||||
# consistent with the NetDest list. Therefore the l1 controller nodes must be
|
||||
# listed before the directory nodes and directory nodes before dma nodes, etc.
|
||||
#
|
||||
l1_cntrl_nodes = []
|
||||
dir_cntrl_nodes = []
|
||||
dma_cntrl_nodes = []
|
||||
|
||||
#
|
||||
# Must create the individual controllers before the network to ensure the
|
||||
# controller constructors are called before the network constructor
|
||||
#
|
||||
for i in range(options.num_cpus):
|
||||
#
|
||||
# First create the Ruby objects associated with this cpu
|
||||
# Eventually this code should go in a python file specific to the
|
||||
# MOESI_hammer protocol
|
||||
#
|
||||
l1i_profiler = CacheProfiler(description = ("l1i_%s_profiler" % i))
|
||||
l1i_cache = L1Cache(cache_profiler = l1i_profiler)
|
||||
|
||||
l1d_profiler = CacheProfiler(description = ("l1d_%s_profiler" % i))
|
||||
l1d_cache = L1Cache(cache_profiler = l1d_profiler)
|
||||
|
||||
l2_profiler = CacheProfiler(description = ("l2_%s_profiler" % i))
|
||||
l2_cache = L2Cache(cache_profiler = l2_profiler)
|
||||
|
||||
cpu_seq = RubySequencer(icache = l1i_cache,
|
||||
dcache = l1d_cache,
|
||||
funcmem_port = physmem.port)
|
||||
|
||||
l1_cntrl = L1Cache_Controller(version = i,
|
||||
sequencer = cpu_seq,
|
||||
L1IcacheMemory = l1i_cache,
|
||||
L1DcacheMemory = l1d_cache,
|
||||
L2cacheMemory = l2_cache)
|
||||
|
||||
mem_cntrl = RubyMemoryControl(version = i)
|
||||
|
||||
dir_cntrl = Directory_Controller(version = i,
|
||||
directory = RubyDirectoryMemory(),
|
||||
memBuffer = mem_cntrl)
|
||||
|
||||
dma_cntrl = DMA_Controller(version = i,
|
||||
dma_sequencer = DMASequencer())
|
||||
|
||||
#
|
||||
# Add controllers and sequencers to the appropriate lists
|
||||
# As noted above: Independent list are track to maintain the order of
|
||||
# nodes/controllers assumed by the ruby network
|
||||
#
|
||||
sequencers.append(cpu_seq)
|
||||
l1_cntrl_nodes.append(l1_cntrl)
|
||||
dir_cntrl_nodes.append(dir_cntrl)
|
||||
dma_cntrl_nodes.append(dma_cntrl)
|
||||
|
||||
all_cntrls = l1_cntrl_nodes + dir_cntrl_nodes + dma_cntrl_nodes
|
||||
|
||||
return (sequencers, dir_cntrl_nodes, all_cntrls)
|
82
configs/ruby/Ruby.py
Normal file
82
configs/ruby/Ruby.py
Normal file
|
@ -0,0 +1,82 @@
|
|||
# Copyright (c) 2006-2007 The Regents of The University of Michigan
|
||||
# Copyright (c) 2009 Advanced Micro Devices, Inc.
|
||||
# All rights reserved.
|
||||
#
|
||||
# Redistribution and use in source and binary forms, with or without
|
||||
# modification, are permitted provided that the following conditions are
|
||||
# met: redistributions of source code must retain the above copyright
|
||||
# notice, this list of conditions and the following disclaimer;
|
||||
# redistributions in binary form must reproduce the above copyright
|
||||
# notice, this list of conditions and the following disclaimer in the
|
||||
# documentation and/or other materials provided with the distribution;
|
||||
# neither the name of the copyright holders nor the names of its
|
||||
# contributors may be used to endorse or promote products derived from
|
||||
# this software without specific prior written permission.
|
||||
#
|
||||
# THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
|
||||
# "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
|
||||
# LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
|
||||
# A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
|
||||
# OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
|
||||
# SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
|
||||
# LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
|
||||
# DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
|
||||
# THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
|
||||
# (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
|
||||
# OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
||||
#
|
||||
# Authors: Brad Beckmann
|
||||
|
||||
import m5
|
||||
from m5.objects import *
|
||||
from m5.defines import buildEnv
|
||||
from m5.util import addToPath
|
||||
|
||||
import MOESI_hammer
|
||||
|
||||
def create_system(options, physmem):
|
||||
|
||||
protocol = buildEnv['PROTOCOL']
|
||||
|
||||
if protocol == "MOESI_hammer":
|
||||
(sequencers, dir_cntrls, all_cntrls) = MOESI_hammer.create_system( \
|
||||
options, physmem)
|
||||
else:
|
||||
print "Error: unsupported ruby protocol"
|
||||
sys.exit(1)
|
||||
|
||||
#
|
||||
# Important: the topology constructor must be called before the network
|
||||
# constructor.
|
||||
#
|
||||
network = SimpleNetwork(topology = makeCrossbar(all_cntrls))
|
||||
|
||||
mem_size_mb = sum([int(dir_cntrl.directory.size_mb) \
|
||||
for dir_cntrl in dir_cntrls])
|
||||
|
||||
#
|
||||
# determine the number of memory controllers and other memory controller
|
||||
# parameters for the profiler
|
||||
#
|
||||
mcCount = len(dir_cntrls)
|
||||
banksPerRank = dir_cntrls[0].memBuffer.banks_per_rank
|
||||
ranksPerDimm = dir_cntrls[0].memBuffer.ranks_per_dimm
|
||||
dimmsPerChannel = dir_cntrls[0].memBuffer.dimms_per_channel
|
||||
|
||||
ruby_profiler = RubyProfiler(mem_cntrl_count = mcCount,
|
||||
banks_per_rank = banksPerRank,
|
||||
ranks_per_dimm = ranksPerDimm,
|
||||
dimms_per_channel = dimmsPerChannel)
|
||||
|
||||
ruby = RubySystem(clock = '1GHz',
|
||||
network = network,
|
||||
profiler = ruby_profiler,
|
||||
tracer = RubyTracer(),
|
||||
debug = RubyDebug(filter_string = 'none',
|
||||
verbosity_string = 'none',
|
||||
protocol_trace = False),
|
||||
mem_size_mb = mem_size_mb)
|
||||
|
||||
ruby.cpu_ruby_ports = sequencers
|
||||
|
||||
return ruby
|
|
@ -54,3 +54,4 @@ opt = EnumVariable('PROTOCOL', 'Coherence Protocol for Ruby', 'MOESI_CMP_directo
|
|||
all_protocols)
|
||||
|
||||
sticky_vars.AddVariables(opt)
|
||||
export_vars += ['PROTOCOL']
|
||||
|
|
Loading…
Reference in a new issue