diff --git a/tests/long/10.linux-boot/ref/arm/linux/realview-o3/config.ini b/tests/long/10.linux-boot/ref/arm/linux/realview-o3/config.ini index 5e6e6c0a7..083bb5627 100644 --- a/tests/long/10.linux-boot/ref/arm/linux/realview-o3/config.ini +++ b/tests/long/10.linux-boot/ref/arm/linux/realview-o3/config.ini @@ -9,7 +9,7 @@ time_sync_spin_threshold=100000000 type=LinuxArmSystem children=bridge cpu diskmem intrctrl iobus iocache l2c membus physmem realview terminal toL2Bus vncserver boot_cpu_frequency=500 -boot_osflags=earlyprintk mem=128MB console=ttyAMA0 lpj=19988480 norandmaps slram=slram0,0x8000000,+0x8000000 mtdparts=slram0:- rw loglevel=8 root=/dev/mtdblock0 +boot_osflags=earlyprintk console=ttyAMA0 lpj=19988480 norandmaps rw loglevel=8 mem=128MB slram=slram0,0x8000000,+0x8000000 mtdparts=slram0:- root=/dev/mtdblock0 init_param=0 kernel=/chips/pd/randd/dist/binaries/vmlinux.arm load_addr_mask=268435455 @@ -515,7 +515,7 @@ clock=1000 header_cycles=1 use_default_range=false width=64 -port=system.bridge.side_a system.realview.uart.pio system.realview.realview_io.pio system.realview.timer0.pio system.realview.timer1.pio system.realview.clcd.pio system.realview.kmi0.pio system.realview.kmi1.pio system.realview.dmac_fake.pio system.realview.uart1_fake.pio system.realview.uart2_fake.pio system.realview.uart3_fake.pio system.realview.smc_fake.pio system.realview.sp810_fake.pio system.realview.watchdog_fake.pio system.realview.gpio0_fake.pio system.realview.gpio1_fake.pio system.realview.gpio2_fake.pio system.realview.ssp_fake.pio system.realview.sci_fake.pio system.realview.aaci_fake.pio system.realview.mmc_fake.pio system.realview.rtc_fake.pio system.realview.flash_fake.pio system.realview.cf0_fake.pio system.iocache.cpu_side system.realview.clcd.dma +port=system.bridge.side_a system.realview.uart.pio system.realview.realview_io.pio system.realview.timer0.pio system.realview.timer1.pio system.realview.clcd.pio system.realview.kmi0.pio system.realview.kmi1.pio system.realview.cf_ctrl.pio system.realview.dmac_fake.pio system.realview.uart1_fake.pio system.realview.uart2_fake.pio system.realview.uart3_fake.pio system.realview.smc_fake.pio system.realview.sp810_fake.pio system.realview.watchdog_fake.pio system.realview.gpio0_fake.pio system.realview.gpio1_fake.pio system.realview.gpio2_fake.pio system.realview.ssp_fake.pio system.realview.sci_fake.pio system.realview.aaci_fake.pio system.realview.mmc_fake.pio system.realview.rtc_fake.pio system.realview.flash_fake.pio system.iocache.cpu_side system.realview.cf_ctrl.config system.realview.cf_ctrl.dma system.realview.clcd.dma [system.iocache] type=BaseCache @@ -621,7 +621,7 @@ port=system.membus.port[2] [system.realview] type=RealView -children=aaci_fake cf0_fake clcd dmac_fake flash_fake gic gpio0_fake gpio1_fake gpio2_fake kmi0 kmi1 l2x0_fake mmc_fake realview_io rtc_fake sci_fake smc_fake sp810_fake ssp_fake timer0 timer1 uart uart1_fake uart2_fake uart3_fake watchdog_fake +children=aaci_fake cf_ctrl clcd dmac_fake flash_fake gic gpio0_fake gpio1_fake gpio2_fake kmi0 kmi1 l2x0_fake mmc_fake realview_io rtc_fake sci_fake smc_fake sp810_fake ssp_fake timer0 timer1 uart uart1_fake uart2_fake uart3_fake watchdog_fake intrctrl=system.intrctrl system=system @@ -633,23 +633,63 @@ pio_addr=268451840 pio_latency=1000 platform=system.realview system=system -pio=system.iobus.port[20] +pio=system.iobus.port[21] -[system.realview.cf0_fake] -type=IsaFake -pio_addr=402653184 +[system.realview.cf_ctrl] +type=IdeController +BAR0=402653184 +BAR0LegacyIO=true +BAR0Size=16 +BAR1=402653440 +BAR1LegacyIO=true +BAR1Size=1 +BAR2=1 +BAR2LegacyIO=false +BAR2Size=8 +BAR3=1 +BAR3LegacyIO=false +BAR3Size=4 +BAR4=1 +BAR4LegacyIO=false +BAR4Size=16 +BAR5=1 +BAR5LegacyIO=false +BAR5Size=0 +BIST=0 +CacheLineSize=0 +CardbusCIS=0 +ClassCode=1 +Command=1 +DeviceID=28945 +ExpansionROM=0 +HeaderType=0 +InterruptLine=31 +InterruptPin=1 +LatencyTimer=0 +MaximumLatency=0 +MinimumGrant=0 +ProgIF=133 +Revision=0 +Status=640 +SubClassCode=1 +SubsystemID=0 +SubsystemVendorID=0 +VendorID=32902 +config_latency=20000 +ctrl_offset=2 +disks= +io_shift=1 +max_backoff_delay=10000000 +min_backoff_delay=4000 +pci_bus=0 +pci_dev=0 +pci_func=0 pio_latency=1000 -pio_size=4095 platform=system.realview -ret_bad_addr=false -ret_data16=65535 -ret_data32=4294967295 -ret_data64=18446744073709551615 -ret_data8=255 system=system -update_data=false -warn_access= -pio=system.iobus.port[24] +config=system.iobus.port[26] +dma=system.iobus.port[27] +pio=system.iobus.port[8] [system.realview.clcd] type=Pl111 @@ -664,7 +704,7 @@ pio_latency=10000 platform=system.realview system=system vnc=system.vncserver -dma=system.iobus.port[26] +dma=system.iobus.port[28] pio=system.iobus.port[5] [system.realview.dmac_fake] @@ -675,7 +715,7 @@ pio_addr=268632064 pio_latency=1000 platform=system.realview system=system -pio=system.iobus.port[8] +pio=system.iobus.port[9] [system.realview.flash_fake] type=IsaFake @@ -691,7 +731,7 @@ ret_data8=255 system=system update_data=false warn_access= -pio=system.iobus.port[23] +pio=system.iobus.port[24] [system.realview.gic] type=Gic @@ -712,7 +752,7 @@ pio_addr=268513280 pio_latency=1000 platform=system.realview system=system -pio=system.iobus.port[15] +pio=system.iobus.port[16] [system.realview.gpio1_fake] type=AmbaFake @@ -722,7 +762,7 @@ pio_addr=268517376 pio_latency=1000 platform=system.realview system=system -pio=system.iobus.port[16] +pio=system.iobus.port[17] [system.realview.gpio2_fake] type=AmbaFake @@ -732,7 +772,7 @@ pio_addr=268521472 pio_latency=1000 platform=system.realview system=system -pio=system.iobus.port[17] +pio=system.iobus.port[18] [system.realview.kmi0] type=Pl050 @@ -786,7 +826,7 @@ pio_addr=268455936 pio_latency=1000 platform=system.realview system=system -pio=system.iobus.port[21] +pio=system.iobus.port[22] [system.realview.realview_io] type=RealViewCtrl @@ -805,7 +845,7 @@ pio_addr=268529664 pio_latency=1000 platform=system.realview system=system -pio=system.iobus.port[22] +pio=system.iobus.port[23] [system.realview.sci_fake] type=AmbaFake @@ -815,7 +855,7 @@ pio_addr=268492800 pio_latency=1000 platform=system.realview system=system -pio=system.iobus.port[19] +pio=system.iobus.port[20] [system.realview.smc_fake] type=AmbaFake @@ -825,7 +865,7 @@ pio_addr=269357056 pio_latency=1000 platform=system.realview system=system -pio=system.iobus.port[12] +pio=system.iobus.port[13] [system.realview.sp810_fake] type=AmbaFake @@ -835,7 +875,7 @@ pio_addr=268439552 pio_latency=1000 platform=system.realview system=system -pio=system.iobus.port[13] +pio=system.iobus.port[14] [system.realview.ssp_fake] type=AmbaFake @@ -845,7 +885,7 @@ pio_addr=268488704 pio_latency=1000 platform=system.realview system=system -pio=system.iobus.port[18] +pio=system.iobus.port[19] [system.realview.timer0] type=Sp804 @@ -896,7 +936,7 @@ pio_addr=268476416 pio_latency=1000 platform=system.realview system=system -pio=system.iobus.port[9] +pio=system.iobus.port[10] [system.realview.uart2_fake] type=AmbaFake @@ -906,7 +946,7 @@ pio_addr=268480512 pio_latency=1000 platform=system.realview system=system -pio=system.iobus.port[10] +pio=system.iobus.port[11] [system.realview.uart3_fake] type=AmbaFake @@ -916,7 +956,7 @@ pio_addr=268484608 pio_latency=1000 platform=system.realview system=system -pio=system.iobus.port[11] +pio=system.iobus.port[12] [system.realview.watchdog_fake] type=AmbaFake @@ -926,7 +966,7 @@ pio_addr=268500992 pio_latency=1000 platform=system.realview system=system -pio=system.iobus.port[14] +pio=system.iobus.port[15] [system.terminal] type=Terminal diff --git a/tests/long/10.linux-boot/ref/arm/linux/realview-o3/simout b/tests/long/10.linux-boot/ref/arm/linux/realview-o3/simout index b0b26bf8a..83f702085 100755 --- a/tests/long/10.linux-boot/ref/arm/linux/realview-o3/simout +++ b/tests/long/10.linux-boot/ref/arm/linux/realview-o3/simout @@ -5,11 +5,11 @@ The Regents of The University of Michigan All Rights Reserved -M5 compiled Mar 31 2011 10:39:48 -M5 started Mar 31 2011 10:41:48 +M5 compiled Apr 4 2011 11:17:23 +M5 started Apr 4 2011 11:17:27 M5 executing on u200439-lin.austin.arm.com command line: build/ARM_FS/m5.opt -d build/ARM_FS/tests/opt/long/10.linux-boot/arm/linux/realview-o3 -re tests/run.py build/ARM_FS/tests/opt/long/10.linux-boot/arm/linux/realview-o3 Global frequency set at 1000000000000 ticks per second info: kernel located at: /chips/pd/randd/dist/binaries/vmlinux.arm info: Entering event queue @ 0. Starting simulation... -Exiting @ tick 82667402500 because m5_exit instruction encountered +Exiting @ tick 82662490500 because m5_exit instruction encountered diff --git a/tests/long/10.linux-boot/ref/arm/linux/realview-o3/stats.txt b/tests/long/10.linux-boot/ref/arm/linux/realview-o3/stats.txt index 22329b251..edd79728c 100644 --- a/tests/long/10.linux-boot/ref/arm/linux/realview-o3/stats.txt +++ b/tests/long/10.linux-boot/ref/arm/linux/realview-o3/stats.txt @@ -1,389 +1,389 @@ ---------- Begin Simulation Statistics ---------- -host_inst_rate 90803 # Simulator instruction rate (inst/s) -host_mem_usage 385116 # Number of bytes of host memory used -host_seconds 572.31 # Real time elapsed on the host -host_tick_rate 144444192 # Simulator tick rate (ticks/s) +host_inst_rate 92348 # Simulator instruction rate (inst/s) +host_mem_usage 389996 # Number of bytes of host memory used +host_seconds 562.86 # Real time elapsed on the host +host_tick_rate 146862568 # Simulator tick rate (ticks/s) sim_freq 1000000000000 # Frequency of simulated ticks -sim_insts 51967991 # Number of instructions simulated -sim_seconds 0.082667 # Number of seconds simulated -sim_ticks 82667402500 # Number of ticks simulated +sim_insts 51978682 # Number of instructions simulated +sim_seconds 0.082662 # Number of seconds simulated +sim_ticks 82662490500 # Number of ticks simulated system.cpu.BPredUnit.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly. -system.cpu.BPredUnit.BTBHits 9197470 # Number of BTB hits -system.cpu.BPredUnit.BTBLookups 11720402 # Number of BTB lookups -system.cpu.BPredUnit.RASInCorrect 155471 # Number of incorrect RAS predictions. -system.cpu.BPredUnit.condIncorrect 664024 # Number of conditional branches incorrect -system.cpu.BPredUnit.condPredicted 11242806 # Number of conditional branches predicted -system.cpu.BPredUnit.lookups 13225964 # Number of BP lookups -system.cpu.BPredUnit.usedRAS 787685 # Number of times the RAS was used to get a target. -system.cpu.commit.COM:branches 8444335 # Number of branches committed -system.cpu.commit.COM:bw_lim_events 800394 # number cycles where commit BW limit reached +system.cpu.BPredUnit.BTBHits 9175263 # Number of BTB hits +system.cpu.BPredUnit.BTBLookups 11695749 # Number of BTB lookups +system.cpu.BPredUnit.RASInCorrect 155381 # Number of incorrect RAS predictions. +system.cpu.BPredUnit.condIncorrect 665245 # Number of conditional branches incorrect +system.cpu.BPredUnit.condPredicted 11246732 # Number of conditional branches predicted +system.cpu.BPredUnit.lookups 13229511 # Number of BP lookups +system.cpu.BPredUnit.usedRAS 787550 # Number of times the RAS was used to get a target. +system.cpu.commit.COM:branches 8445621 # Number of branches committed +system.cpu.commit.COM:bw_lim_events 801383 # number cycles where commit BW limit reached system.cpu.commit.COM:bw_limited 0 # number of insts not committed due to BW limits -system.cpu.commit.COM:committed_per_cycle::samples 93520933 # Number of insts commited each cycle -system.cpu.commit.COM:committed_per_cycle::mean 0.557000 # Number of insts commited each cycle -system.cpu.commit.COM:committed_per_cycle::stdev 1.350737 # Number of insts commited each cycle +system.cpu.commit.COM:committed_per_cycle::samples 93507712 # Number of insts commited each cycle +system.cpu.commit.COM:committed_per_cycle::mean 0.557193 # Number of insts commited each cycle +system.cpu.commit.COM:committed_per_cycle::stdev 1.351787 # Number of insts commited each cycle system.cpu.commit.COM:committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle -system.cpu.commit.COM:committed_per_cycle::0 71862945 76.84% 76.84% # Number of insts commited each cycle -system.cpu.commit.COM:committed_per_cycle::1 10613514 11.35% 88.19% # Number of insts commited each cycle -system.cpu.commit.COM:committed_per_cycle::2 3470472 3.71% 91.90% # Number of insts commited each cycle -system.cpu.commit.COM:committed_per_cycle::3 1669950 1.79% 93.69% # Number of insts commited each cycle -system.cpu.commit.COM:committed_per_cycle::4 3525302 3.77% 97.46% # Number of insts commited each cycle -system.cpu.commit.COM:committed_per_cycle::5 743125 0.79% 98.25% # Number of insts commited each cycle -system.cpu.commit.COM:committed_per_cycle::6 539739 0.58% 98.83% # Number of insts commited each cycle -system.cpu.commit.COM:committed_per_cycle::7 295492 0.32% 99.14% # Number of insts commited each cycle -system.cpu.commit.COM:committed_per_cycle::8 800394 0.86% 100.00% # Number of insts commited each cycle +system.cpu.commit.COM:committed_per_cycle::0 71892468 76.88% 76.88% # Number of insts commited each cycle +system.cpu.commit.COM:committed_per_cycle::1 10568988 11.30% 88.19% # Number of insts commited each cycle +system.cpu.commit.COM:committed_per_cycle::2 3427833 3.67% 91.85% # Number of insts commited each cycle +system.cpu.commit.COM:committed_per_cycle::3 1711600 1.83% 93.68% # Number of insts commited each cycle +system.cpu.commit.COM:committed_per_cycle::4 3527395 3.77% 97.46% # Number of insts commited each cycle +system.cpu.commit.COM:committed_per_cycle::5 741726 0.79% 98.25% # Number of insts commited each cycle +system.cpu.commit.COM:committed_per_cycle::6 541099 0.58% 98.83% # Number of insts commited each cycle +system.cpu.commit.COM:committed_per_cycle::7 295220 0.32% 99.14% # Number of insts commited each cycle +system.cpu.commit.COM:committed_per_cycle::8 801383 0.86% 100.00% # Number of insts commited each cycle system.cpu.commit.COM:committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle system.cpu.commit.COM:committed_per_cycle::min_value 0 # Number of insts commited each cycle system.cpu.commit.COM:committed_per_cycle::max_value 8 # Number of insts commited each cycle -system.cpu.commit.COM:committed_per_cycle::total 93520933 # Number of insts commited each cycle -system.cpu.commit.COM:count 52091171 # Number of instructions committed +system.cpu.commit.COM:committed_per_cycle::total 93507712 # Number of insts commited each cycle +system.cpu.commit.COM:count 52101862 # Number of instructions committed system.cpu.commit.COM:fp_insts 6017 # Number of committed floating point instructions. -system.cpu.commit.COM:function_calls 529543 # Number of function calls committed. -system.cpu.commit.COM:int_insts 42499828 # Number of committed integer instructions. -system.cpu.commit.COM:loads 9204456 # Number of loads committed +system.cpu.commit.COM:function_calls 529734 # Number of function calls committed. +system.cpu.commit.COM:int_insts 42509491 # Number of committed integer instructions. +system.cpu.commit.COM:loads 9207015 # Number of loads committed system.cpu.commit.COM:membars 3 # Number of memory barriers committed -system.cpu.commit.COM:refs 16289486 # Number of memory references committed +system.cpu.commit.COM:refs 16293738 # Number of memory references committed system.cpu.commit.COM:swp_count 0 # Number of s/w prefetches committed -system.cpu.commit.branchMispredicts 640570 # The number of times a branch was mispredicted -system.cpu.commit.commitCommittedInsts 52091171 # The number of committed instructions -system.cpu.commit.commitNonSpecStalls 2963049 # The number of times commit has been forced to stall to communicate backwards -system.cpu.commit.commitSquashedInsts 16156603 # The number of squashed insts skipped by commit -system.cpu.committedInsts 51967991 # Number of Instructions Simulated -system.cpu.committedInsts_total 51967991 # Number of Instructions Simulated -system.cpu.cpi 3.181474 # CPI: Cycles Per Instruction -system.cpu.cpi_total 3.181474 # CPI: Total CPI of All Threads -system.cpu.dcache.LoadLockedReq_accesses::0 111599 # number of LoadLockedReq accesses(hits+misses) -system.cpu.dcache.LoadLockedReq_accesses::total 111599 # number of LoadLockedReq accesses(hits+misses) -system.cpu.dcache.LoadLockedReq_avg_miss_latency::0 14959.817352 # average LoadLockedReq miss latency +system.cpu.commit.branchMispredicts 641726 # The number of times a branch was mispredicted +system.cpu.commit.commitCommittedInsts 52101862 # The number of committed instructions +system.cpu.commit.commitNonSpecStalls 2963383 # The number of times commit has been forced to stall to communicate backwards +system.cpu.commit.commitSquashedInsts 16147201 # The number of squashed insts skipped by commit +system.cpu.committedInsts 51978682 # Number of Instructions Simulated +system.cpu.committedInsts_total 51978682 # Number of Instructions Simulated +system.cpu.cpi 3.180631 # CPI: Cycles Per Instruction +system.cpu.cpi_total 3.180631 # CPI: Total CPI of All Threads +system.cpu.dcache.LoadLockedReq_accesses::0 111504 # number of LoadLockedReq accesses(hits+misses) +system.cpu.dcache.LoadLockedReq_accesses::total 111504 # number of LoadLockedReq accesses(hits+misses) +system.cpu.dcache.LoadLockedReq_avg_miss_latency::0 14941.207869 # average LoadLockedReq miss latency system.cpu.dcache.LoadLockedReq_avg_miss_latency::1 inf # average LoadLockedReq miss latency system.cpu.dcache.LoadLockedReq_avg_miss_latency::total inf # average LoadLockedReq miss latency -system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency 11849.393291 # average LoadLockedReq mshr miss latency -system.cpu.dcache.LoadLockedReq_hits::0 105029 # number of LoadLockedReq hits -system.cpu.dcache.LoadLockedReq_hits::total 105029 # number of LoadLockedReq hits -system.cpu.dcache.LoadLockedReq_miss_latency 98286000 # number of LoadLockedReq miss cycles -system.cpu.dcache.LoadLockedReq_miss_rate::0 0.058871 # miss rate for LoadLockedReq accesses -system.cpu.dcache.LoadLockedReq_misses::0 6570 # number of LoadLockedReq misses -system.cpu.dcache.LoadLockedReq_misses::total 6570 # number of LoadLockedReq misses -system.cpu.dcache.LoadLockedReq_mshr_hits 966 # number of LoadLockedReq MSHR hits -system.cpu.dcache.LoadLockedReq_mshr_miss_latency 66404000 # number of LoadLockedReq MSHR miss cycles -system.cpu.dcache.LoadLockedReq_mshr_miss_rate::0 0.050216 # mshr miss rate for LoadLockedReq accesses +system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency 11805.277281 # average LoadLockedReq mshr miss latency +system.cpu.dcache.LoadLockedReq_hits::0 104947 # number of LoadLockedReq hits +system.cpu.dcache.LoadLockedReq_hits::total 104947 # number of LoadLockedReq hits +system.cpu.dcache.LoadLockedReq_miss_latency 97969500 # number of LoadLockedReq miss cycles +system.cpu.dcache.LoadLockedReq_miss_rate::0 0.058805 # miss rate for LoadLockedReq accesses +system.cpu.dcache.LoadLockedReq_misses::0 6557 # number of LoadLockedReq misses +system.cpu.dcache.LoadLockedReq_misses::total 6557 # number of LoadLockedReq misses +system.cpu.dcache.LoadLockedReq_mshr_hits 967 # number of LoadLockedReq MSHR hits +system.cpu.dcache.LoadLockedReq_mshr_miss_latency 65991500 # number of LoadLockedReq MSHR miss cycles +system.cpu.dcache.LoadLockedReq_mshr_miss_rate::0 0.050133 # mshr miss rate for LoadLockedReq accesses system.cpu.dcache.LoadLockedReq_mshr_miss_rate::1 inf # mshr miss rate for LoadLockedReq accesses system.cpu.dcache.LoadLockedReq_mshr_miss_rate::total inf # mshr miss rate for LoadLockedReq accesses -system.cpu.dcache.LoadLockedReq_mshr_misses 5604 # number of LoadLockedReq MSHR misses -system.cpu.dcache.ReadReq_accesses::0 9424637 # number of ReadReq accesses(hits+misses) -system.cpu.dcache.ReadReq_accesses::total 9424637 # number of ReadReq accesses(hits+misses) -system.cpu.dcache.ReadReq_avg_miss_latency::0 14817.536812 # average ReadReq miss latency +system.cpu.dcache.LoadLockedReq_mshr_misses 5590 # number of LoadLockedReq MSHR misses +system.cpu.dcache.ReadReq_accesses::0 9423338 # number of ReadReq accesses(hits+misses) +system.cpu.dcache.ReadReq_accesses::total 9423338 # number of ReadReq accesses(hits+misses) +system.cpu.dcache.ReadReq_avg_miss_latency::0 14823.280125 # average ReadReq miss latency system.cpu.dcache.ReadReq_avg_miss_latency::1 inf # average ReadReq miss latency system.cpu.dcache.ReadReq_avg_miss_latency::total inf # average ReadReq miss latency -system.cpu.dcache.ReadReq_avg_mshr_miss_latency 13267.620751 # average ReadReq mshr miss latency +system.cpu.dcache.ReadReq_avg_mshr_miss_latency 13267.626376 # average ReadReq mshr miss latency system.cpu.dcache.ReadReq_avg_mshr_uncacheable_latency inf # average ReadReq mshr uncacheable latency -system.cpu.dcache.ReadReq_hits::0 8938243 # number of ReadReq hits -system.cpu.dcache.ReadReq_hits::total 8938243 # number of ReadReq hits -system.cpu.dcache.ReadReq_miss_latency 7207161000 # number of ReadReq miss cycles +system.cpu.dcache.ReadReq_hits::0 8937009 # number of ReadReq hits +system.cpu.dcache.ReadReq_hits::total 8937009 # number of ReadReq hits +system.cpu.dcache.ReadReq_miss_latency 7208991000 # number of ReadReq miss cycles system.cpu.dcache.ReadReq_miss_rate::0 0.051609 # miss rate for ReadReq accesses -system.cpu.dcache.ReadReq_misses::0 486394 # number of ReadReq misses -system.cpu.dcache.ReadReq_misses::total 486394 # number of ReadReq misses -system.cpu.dcache.ReadReq_mshr_hits 237639 # number of ReadReq MSHR hits -system.cpu.dcache.ReadReq_mshr_miss_latency 3300387000 # number of ReadReq MSHR miss cycles -system.cpu.dcache.ReadReq_mshr_miss_rate::0 0.026394 # mshr miss rate for ReadReq accesses +system.cpu.dcache.ReadReq_misses::0 486329 # number of ReadReq misses +system.cpu.dcache.ReadReq_misses::total 486329 # number of ReadReq misses +system.cpu.dcache.ReadReq_mshr_hits 237469 # number of ReadReq MSHR hits +system.cpu.dcache.ReadReq_mshr_miss_latency 3301781500 # number of ReadReq MSHR miss cycles +system.cpu.dcache.ReadReq_mshr_miss_rate::0 0.026409 # mshr miss rate for ReadReq accesses system.cpu.dcache.ReadReq_mshr_miss_rate::1 inf # mshr miss rate for ReadReq accesses system.cpu.dcache.ReadReq_mshr_miss_rate::total inf # mshr miss rate for ReadReq accesses -system.cpu.dcache.ReadReq_mshr_misses 248755 # number of ReadReq MSHR misses -system.cpu.dcache.ReadReq_mshr_uncacheable_latency 38192917500 # number of ReadReq MSHR uncacheable cycles -system.cpu.dcache.StoreCondReq_accesses::0 105021 # number of StoreCondReq accesses(hits+misses) -system.cpu.dcache.StoreCondReq_accesses::total 105021 # number of StoreCondReq accesses(hits+misses) -system.cpu.dcache.StoreCondReq_hits::0 105021 # number of StoreCondReq hits -system.cpu.dcache.StoreCondReq_hits::total 105021 # number of StoreCondReq hits -system.cpu.dcache.WriteReq_accesses::0 6670926 # number of WriteReq accesses(hits+misses) -system.cpu.dcache.WriteReq_accesses::total 6670926 # number of WriteReq accesses(hits+misses) -system.cpu.dcache.WriteReq_avg_miss_latency::0 39939.840777 # average WriteReq miss latency +system.cpu.dcache.ReadReq_mshr_misses 248860 # number of ReadReq MSHR misses +system.cpu.dcache.ReadReq_mshr_uncacheable_latency 38194393000 # number of ReadReq MSHR uncacheable cycles +system.cpu.dcache.StoreCondReq_accesses::0 105004 # number of StoreCondReq accesses(hits+misses) +system.cpu.dcache.StoreCondReq_accesses::total 105004 # number of StoreCondReq accesses(hits+misses) +system.cpu.dcache.StoreCondReq_hits::0 105004 # number of StoreCondReq hits +system.cpu.dcache.StoreCondReq_hits::total 105004 # number of StoreCondReq hits +system.cpu.dcache.WriteReq_accesses::0 6672578 # number of WriteReq accesses(hits+misses) +system.cpu.dcache.WriteReq_accesses::total 6672578 # number of WriteReq accesses(hits+misses) +system.cpu.dcache.WriteReq_avg_miss_latency::0 39930.375248 # average WriteReq miss latency system.cpu.dcache.WriteReq_avg_miss_latency::1 inf # average WriteReq miss latency system.cpu.dcache.WriteReq_avg_miss_latency::total inf # average WriteReq miss latency -system.cpu.dcache.WriteReq_avg_mshr_miss_latency 38522.323685 # average WriteReq mshr miss latency +system.cpu.dcache.WriteReq_avg_mshr_miss_latency 38504.296551 # average WriteReq mshr miss latency system.cpu.dcache.WriteReq_avg_mshr_uncacheable_latency inf # average WriteReq mshr uncacheable latency -system.cpu.dcache.WriteReq_hits::0 4625068 # number of WriteReq hits -system.cpu.dcache.WriteReq_hits::total 4625068 # number of WriteReq hits -system.cpu.dcache.WriteReq_miss_latency 81711242773 # number of WriteReq miss cycles -system.cpu.dcache.WriteReq_miss_rate::0 0.306683 # miss rate for WriteReq accesses -system.cpu.dcache.WriteReq_misses::0 2045858 # number of WriteReq misses -system.cpu.dcache.WriteReq_misses::total 2045858 # number of WriteReq misses -system.cpu.dcache.WriteReq_mshr_hits 1875300 # number of WriteReq MSHR hits -system.cpu.dcache.WriteReq_mshr_miss_latency 6570290483 # number of WriteReq MSHR miss cycles +system.cpu.dcache.WriteReq_hits::0 4626571 # number of WriteReq hits +system.cpu.dcache.WriteReq_hits::total 4626571 # number of WriteReq hits +system.cpu.dcache.WriteReq_miss_latency 81697827271 # number of WriteReq miss cycles +system.cpu.dcache.WriteReq_miss_rate::0 0.306629 # miss rate for WriteReq accesses +system.cpu.dcache.WriteReq_misses::0 2046007 # number of WriteReq misses +system.cpu.dcache.WriteReq_misses::total 2046007 # number of WriteReq misses +system.cpu.dcache.WriteReq_mshr_hits 1875409 # number of WriteReq MSHR hits +system.cpu.dcache.WriteReq_mshr_miss_latency 6568755983 # number of WriteReq MSHR miss cycles system.cpu.dcache.WriteReq_mshr_miss_rate::0 0.025567 # mshr miss rate for WriteReq accesses system.cpu.dcache.WriteReq_mshr_miss_rate::1 inf # mshr miss rate for WriteReq accesses system.cpu.dcache.WriteReq_mshr_miss_rate::total inf # mshr miss rate for WriteReq accesses -system.cpu.dcache.WriteReq_mshr_misses 170558 # number of WriteReq MSHR misses -system.cpu.dcache.WriteReq_mshr_uncacheable_latency 939960187 # number of WriteReq MSHR uncacheable cycles -system.cpu.dcache.avg_blocked_cycles::no_mshrs 7470.310989 # average number of cycles each access was blocked -system.cpu.dcache.avg_blocked_cycles::no_targets 21040 # average number of cycles each access was blocked -system.cpu.dcache.avg_refs 32.551220 # Average number of references to valid blocks. -system.cpu.dcache.blocked::no_mshrs 910 # number of cycles access was blocked -system.cpu.dcache.blocked::no_targets 25 # number of cycles access was blocked -system.cpu.dcache.blocked_cycles::no_mshrs 6797983 # number of cycles access was blocked -system.cpu.dcache.blocked_cycles::no_targets 526000 # number of cycles access was blocked +system.cpu.dcache.WriteReq_mshr_misses 170598 # number of WriteReq MSHR misses +system.cpu.dcache.WriteReq_mshr_uncacheable_latency 940173192 # number of WriteReq MSHR uncacheable cycles +system.cpu.dcache.avg_blocked_cycles::no_mshrs 7672.355023 # average number of cycles each access was blocked +system.cpu.dcache.avg_blocked_cycles::no_targets 21291.666667 # average number of cycles each access was blocked +system.cpu.dcache.avg_refs 32.542596 # Average number of references to valid blocks. +system.cpu.dcache.blocked::no_mshrs 876 # number of cycles access was blocked +system.cpu.dcache.blocked::no_targets 24 # number of cycles access was blocked +system.cpu.dcache.blocked_cycles::no_mshrs 6720983 # number of cycles access was blocked +system.cpu.dcache.blocked_cycles::no_targets 511000 # number of cycles access was blocked system.cpu.dcache.cache_copies 0 # number of cache copies performed -system.cpu.dcache.demand_accesses::0 16095563 # number of demand (read+write) accesses +system.cpu.dcache.demand_accesses::0 16095916 # number of demand (read+write) accesses system.cpu.dcache.demand_accesses::1 0 # number of demand (read+write) accesses -system.cpu.dcache.demand_accesses::total 16095563 # number of demand (read+write) accesses -system.cpu.dcache.demand_avg_miss_latency::0 35114.358197 # average overall miss latency +system.cpu.dcache.demand_accesses::total 16095916 # number of demand (read+write) accesses +system.cpu.dcache.demand_avg_miss_latency::0 35108.618395 # average overall miss latency system.cpu.dcache.demand_avg_miss_latency::1 inf # average overall miss latency system.cpu.dcache.demand_avg_miss_latency::total inf # average overall miss latency -system.cpu.dcache.demand_avg_mshr_miss_latency 23540.117962 # average overall mshr miss latency -system.cpu.dcache.demand_hits::0 13563311 # number of demand (read+write) hits +system.cpu.dcache.demand_avg_mshr_miss_latency 23531.646751 # average overall mshr miss latency +system.cpu.dcache.demand_hits::0 13563580 # number of demand (read+write) hits system.cpu.dcache.demand_hits::1 0 # number of demand (read+write) hits -system.cpu.dcache.demand_hits::total 13563311 # number of demand (read+write) hits -system.cpu.dcache.demand_miss_latency 88918403773 # number of demand (read+write) miss cycles -system.cpu.dcache.demand_miss_rate::0 0.157326 # miss rate for demand accesses +system.cpu.dcache.demand_hits::total 13563580 # number of demand (read+write) hits +system.cpu.dcache.demand_miss_latency 88906818271 # number of demand (read+write) miss cycles +system.cpu.dcache.demand_miss_rate::0 0.157328 # miss rate for demand accesses system.cpu.dcache.demand_miss_rate::1 no_value # miss rate for demand accesses system.cpu.dcache.demand_miss_rate::total no_value # miss rate for demand accesses -system.cpu.dcache.demand_misses::0 2532252 # number of demand (read+write) misses +system.cpu.dcache.demand_misses::0 2532336 # number of demand (read+write) misses system.cpu.dcache.demand_misses::1 0 # number of demand (read+write) misses -system.cpu.dcache.demand_misses::total 2532252 # number of demand (read+write) misses -system.cpu.dcache.demand_mshr_hits 2112939 # number of demand (read+write) MSHR hits -system.cpu.dcache.demand_mshr_miss_latency 9870677483 # number of demand (read+write) MSHR miss cycles -system.cpu.dcache.demand_mshr_miss_rate::0 0.026051 # mshr miss rate for demand accesses +system.cpu.dcache.demand_misses::total 2532336 # number of demand (read+write) misses +system.cpu.dcache.demand_mshr_hits 2112878 # number of demand (read+write) MSHR hits +system.cpu.dcache.demand_mshr_miss_latency 9870537483 # number of demand (read+write) MSHR miss cycles +system.cpu.dcache.demand_mshr_miss_rate::0 0.026060 # mshr miss rate for demand accesses system.cpu.dcache.demand_mshr_miss_rate::1 inf # mshr miss rate for demand accesses system.cpu.dcache.demand_mshr_miss_rate::total inf # mshr miss rate for demand accesses -system.cpu.dcache.demand_mshr_misses 419313 # number of demand (read+write) MSHR misses +system.cpu.dcache.demand_mshr_misses 419458 # number of demand (read+write) MSHR misses system.cpu.dcache.fast_writes 0 # number of fast writes performed system.cpu.dcache.mshr_cap_events 0 # number of times MSHR cap was activated system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate system.cpu.dcache.occ_%::0 0.999513 # Average percentage of cache occupancy -system.cpu.dcache.occ_blocks::0 511.750780 # Average occupied blocks per context -system.cpu.dcache.overall_accesses::0 16095563 # number of overall (read+write) accesses +system.cpu.dcache.occ_blocks::0 511.750765 # Average occupied blocks per context +system.cpu.dcache.overall_accesses::0 16095916 # number of overall (read+write) accesses system.cpu.dcache.overall_accesses::1 0 # number of overall (read+write) accesses -system.cpu.dcache.overall_accesses::total 16095563 # number of overall (read+write) accesses -system.cpu.dcache.overall_avg_miss_latency::0 35114.358197 # average overall miss latency +system.cpu.dcache.overall_accesses::total 16095916 # number of overall (read+write) accesses +system.cpu.dcache.overall_avg_miss_latency::0 35108.618395 # average overall miss latency system.cpu.dcache.overall_avg_miss_latency::1 inf # average overall miss latency system.cpu.dcache.overall_avg_miss_latency::total inf # average overall miss latency -system.cpu.dcache.overall_avg_mshr_miss_latency 23540.117962 # average overall mshr miss latency +system.cpu.dcache.overall_avg_mshr_miss_latency 23531.646751 # average overall mshr miss latency system.cpu.dcache.overall_avg_mshr_uncacheable_latency inf # average overall mshr uncacheable latency -system.cpu.dcache.overall_hits::0 13563311 # number of overall hits +system.cpu.dcache.overall_hits::0 13563580 # number of overall hits system.cpu.dcache.overall_hits::1 0 # number of overall hits -system.cpu.dcache.overall_hits::total 13563311 # number of overall hits -system.cpu.dcache.overall_miss_latency 88918403773 # number of overall miss cycles -system.cpu.dcache.overall_miss_rate::0 0.157326 # miss rate for overall accesses +system.cpu.dcache.overall_hits::total 13563580 # number of overall hits +system.cpu.dcache.overall_miss_latency 88906818271 # number of overall miss cycles +system.cpu.dcache.overall_miss_rate::0 0.157328 # miss rate for overall accesses system.cpu.dcache.overall_miss_rate::1 no_value # miss rate for overall accesses system.cpu.dcache.overall_miss_rate::total no_value # miss rate for overall accesses -system.cpu.dcache.overall_misses::0 2532252 # number of overall misses +system.cpu.dcache.overall_misses::0 2532336 # number of overall misses system.cpu.dcache.overall_misses::1 0 # number of overall misses -system.cpu.dcache.overall_misses::total 2532252 # number of overall misses -system.cpu.dcache.overall_mshr_hits 2112939 # number of overall MSHR hits -system.cpu.dcache.overall_mshr_miss_latency 9870677483 # number of overall MSHR miss cycles -system.cpu.dcache.overall_mshr_miss_rate::0 0.026051 # mshr miss rate for overall accesses +system.cpu.dcache.overall_misses::total 2532336 # number of overall misses +system.cpu.dcache.overall_mshr_hits 2112878 # number of overall MSHR hits +system.cpu.dcache.overall_mshr_miss_latency 9870537483 # number of overall MSHR miss cycles +system.cpu.dcache.overall_mshr_miss_rate::0 0.026060 # mshr miss rate for overall accesses system.cpu.dcache.overall_mshr_miss_rate::1 inf # mshr miss rate for overall accesses system.cpu.dcache.overall_mshr_miss_rate::total inf # mshr miss rate for overall accesses -system.cpu.dcache.overall_mshr_misses 419313 # number of overall MSHR misses -system.cpu.dcache.overall_mshr_uncacheable_latency 39132877687 # number of overall MSHR uncacheable cycles +system.cpu.dcache.overall_mshr_misses 419458 # number of overall MSHR misses +system.cpu.dcache.overall_mshr_uncacheable_latency 39134566192 # number of overall MSHR uncacheable cycles system.cpu.dcache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses -system.cpu.dcache.replacements 422673 # number of replacements -system.cpu.dcache.sampled_refs 423185 # Sample count of references to valid blocks. +system.cpu.dcache.replacements 422792 # number of replacements +system.cpu.dcache.sampled_refs 423304 # Sample count of references to valid blocks. system.cpu.dcache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions -system.cpu.dcache.tagsinuse 511.750780 # Cycle average of tags in use -system.cpu.dcache.total_refs 13775188 # Total number of references to valid blocks. +system.cpu.dcache.tagsinuse 511.750765 # Cycle average of tags in use +system.cpu.dcache.total_refs 13775411 # Total number of references to valid blocks. system.cpu.dcache.warmup_cycle 48224000 # Cycle when the warmup percentage was hit. -system.cpu.dcache.writebacks 391306 # number of writebacks -system.cpu.decode.DECODE:BlockedCycles 53936427 # Number of cycles decode is blocked -system.cpu.decode.DECODE:BranchMispred 70459 # Number of times decode detected a branch misprediction -system.cpu.decode.DECODE:BranchResolved 1223835 # Number of times decode resolved a branch -system.cpu.decode.DECODE:DecodedInsts 76423626 # Number of instructions handled by decode -system.cpu.decode.DECODE:IdleCycles 23928576 # Number of cycles decode is idle -system.cpu.decode.DECODE:RunCycles 14469727 # Number of cycles decode is running -system.cpu.decode.DECODE:SquashCycles 2568818 # Number of cycles decode is squashing -system.cpu.decode.DECODE:SquashedInsts 235907 # Number of squashed instructions handled by decode -system.cpu.decode.DECODE:UnblockCycles 1186175 # Number of cycles decode is unblocking -system.cpu.dtb.accesses 35245643 # DTB accesses -system.cpu.dtb.align_faults 1502 # Number of TLB faults due to alignment restrictions +system.cpu.dcache.writebacks 391506 # number of writebacks +system.cpu.decode.DECODE:BlockedCycles 53936622 # Number of cycles decode is blocked +system.cpu.decode.DECODE:BranchMispred 70601 # Number of times decode detected a branch misprediction +system.cpu.decode.DECODE:BranchResolved 1224137 # Number of times decode resolved a branch +system.cpu.decode.DECODE:DecodedInsts 76419738 # Number of instructions handled by decode +system.cpu.decode.DECODE:IdleCycles 23948605 # Number of cycles decode is idle +system.cpu.decode.DECODE:RunCycles 14435253 # Number of cycles decode is running +system.cpu.decode.DECODE:SquashCycles 2568567 # Number of cycles decode is squashing +system.cpu.decode.DECODE:SquashedInsts 235986 # Number of squashed instructions handled by decode +system.cpu.decode.DECODE:UnblockCycles 1187204 # Number of cycles decode is unblocking +system.cpu.dtb.accesses 35246983 # DTB accesses +system.cpu.dtb.align_faults 1461 # Number of TLB faults due to alignment restrictions system.cpu.dtb.domain_faults 0 # Number of TLB faults due to domain restrictions -system.cpu.dtb.flush_entries 2802 # Number of entries that have been flushed from TLB +system.cpu.dtb.flush_entries 2766 # Number of entries that have been flushed from TLB system.cpu.dtb.flush_tlb 2 # Number of times complete TLB was flushed system.cpu.dtb.flush_tlb_asid 40 # Number of times TLB was flushed by ASID system.cpu.dtb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA system.cpu.dtb.flush_tlb_mva_asid 33670 # Number of times TLB was flushed by MVA & ASID -system.cpu.dtb.hits 35173393 # DTB hits +system.cpu.dtb.hits 35174002 # DTB hits system.cpu.dtb.inst_accesses 0 # ITB inst accesses system.cpu.dtb.inst_hits 0 # ITB inst hits system.cpu.dtb.inst_misses 0 # ITB inst misses -system.cpu.dtb.misses 72250 # DTB misses -system.cpu.dtb.perms_faults 1115 # Number of TLB faults due to permissions restrictions -system.cpu.dtb.prefetch_faults 1019 # Number of TLB faults due to prefetch -system.cpu.dtb.read_accesses 27745512 # DTB read accesses -system.cpu.dtb.read_hits 27683911 # DTB read hits -system.cpu.dtb.read_misses 61601 # DTB read misses -system.cpu.dtb.write_accesses 7500131 # DTB write accesses -system.cpu.dtb.write_hits 7489482 # DTB write hits -system.cpu.dtb.write_misses 10649 # DTB write misses -system.cpu.fetch.Branches 13225964 # Number of branches that fetch encountered -system.cpu.fetch.CacheLines 6550605 # Number of cache lines fetched -system.cpu.fetch.Cycles 16044931 # Number of cycles fetch has run and was not squashing or blocked -system.cpu.fetch.IcacheSquashes 257300 # Number of outstanding Icache misses that were squashed -system.cpu.fetch.Insts 64080161 # Number of instructions fetch has processed -system.cpu.fetch.ItlbSquashes 3986 # Number of outstanding ITLB misses that were squashed -system.cpu.fetch.MiscStallCycles 17407 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs -system.cpu.fetch.SquashCycles 1041050 # Number of cycles fetch has spent squashing -system.cpu.fetch.TlbCycles 7083 # Number of cycles fetch has spent waiting for tlb -system.cpu.fetch.branchRate 0.079995 # Number of branch fetches per cycle -system.cpu.fetch.icacheStallCycles 6549214 # Number of cycles fetch is stalled on an Icache miss -system.cpu.fetch.predictedBranches 9985155 # Number of branches that fetch has predicted taken -system.cpu.fetch.rate 0.387578 # Number of inst fetches per cycle -system.cpu.fetch.rateDist::samples 96089723 # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::mean 0.820891 # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::stdev 2.076577 # Number of instructions fetched each cycle (Total) +system.cpu.dtb.misses 72981 # DTB misses +system.cpu.dtb.perms_faults 1114 # Number of TLB faults due to permissions restrictions +system.cpu.dtb.prefetch_faults 1061 # Number of TLB faults due to prefetch +system.cpu.dtb.read_accesses 27744902 # DTB read accesses +system.cpu.dtb.read_hits 27682402 # DTB read hits +system.cpu.dtb.read_misses 62500 # DTB read misses +system.cpu.dtb.write_accesses 7502081 # DTB write accesses +system.cpu.dtb.write_hits 7491600 # DTB write hits +system.cpu.dtb.write_misses 10481 # DTB write misses +system.cpu.fetch.Branches 13229511 # Number of branches that fetch encountered +system.cpu.fetch.CacheLines 6553650 # Number of cache lines fetched +system.cpu.fetch.Cycles 16012029 # Number of cycles fetch has run and was not squashing or blocked +system.cpu.fetch.IcacheSquashes 257276 # Number of outstanding Icache misses that were squashed +system.cpu.fetch.Insts 64080399 # Number of instructions fetch has processed +system.cpu.fetch.ItlbSquashes 4041 # Number of outstanding ITLB misses that were squashed +system.cpu.fetch.MiscStallCycles 17184 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs +system.cpu.fetch.SquashCycles 1041966 # Number of cycles fetch has spent squashing +system.cpu.fetch.TlbCycles 7137 # Number of cycles fetch has spent waiting for tlb +system.cpu.fetch.branchRate 0.080021 # Number of branch fetches per cycle +system.cpu.fetch.icacheStallCycles 6552269 # Number of cycles fetch is stalled on an Icache miss +system.cpu.fetch.predictedBranches 9962813 # Number of branches that fetch has predicted taken +system.cpu.fetch.rate 0.387603 # Number of inst fetches per cycle +system.cpu.fetch.rateDist::samples 96076251 # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::mean 0.821047 # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::stdev 2.076929 # Number of instructions fetched each cycle (Total) system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::0 80061400 83.32% 83.32% # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::1 1246898 1.30% 84.62% # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::2 1750624 1.82% 86.44% # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::3 1251283 1.30% 87.74% # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::4 4759856 4.95% 92.69% # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::5 798226 0.83% 93.53% # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::6 841539 0.88% 94.40% # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::7 741758 0.77% 95.17% # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::8 4638139 4.83% 100.00% # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::0 80080684 83.35% 83.35% # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::1 1206606 1.26% 84.61% # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::2 1754286 1.83% 86.43% # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::3 1219002 1.27% 87.70% # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::4 4793265 4.99% 92.69% # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::5 802218 0.83% 93.53% # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::6 845287 0.88% 94.41% # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::7 744134 0.77% 95.18% # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::8 4630769 4.82% 100.00% # Number of instructions fetched each cycle (Total) system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total) system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total) system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::total 96089723 # Number of instructions fetched each cycle (Total) -system.cpu.fp_regfile_reads 5467 # number of floating regfile reads -system.cpu.fp_regfile_writes 1929 # number of floating regfile writes -system.cpu.icache.ReadReq_accesses::0 6550512 # number of ReadReq accesses(hits+misses) -system.cpu.icache.ReadReq_accesses::total 6550512 # number of ReadReq accesses(hits+misses) -system.cpu.icache.ReadReq_avg_miss_latency::0 14752.246405 # average ReadReq miss latency +system.cpu.fetch.rateDist::total 96076251 # Number of instructions fetched each cycle (Total) +system.cpu.fp_regfile_reads 5420 # number of floating regfile reads +system.cpu.fp_regfile_writes 1898 # number of floating regfile writes +system.cpu.icache.ReadReq_accesses::0 6553557 # number of ReadReq accesses(hits+misses) +system.cpu.icache.ReadReq_accesses::total 6553557 # number of ReadReq accesses(hits+misses) +system.cpu.icache.ReadReq_avg_miss_latency::0 14743.844575 # average ReadReq miss latency system.cpu.icache.ReadReq_avg_miss_latency::1 inf # average ReadReq miss latency system.cpu.icache.ReadReq_avg_miss_latency::total inf # average ReadReq miss latency -system.cpu.icache.ReadReq_avg_mshr_miss_latency 12017.726532 # average ReadReq mshr miss latency +system.cpu.icache.ReadReq_avg_mshr_miss_latency 12014.286786 # average ReadReq mshr miss latency system.cpu.icache.ReadReq_avg_mshr_uncacheable_latency inf # average ReadReq mshr uncacheable latency -system.cpu.icache.ReadReq_hits::0 6004197 # number of ReadReq hits -system.cpu.icache.ReadReq_hits::total 6004197 # number of ReadReq hits -system.cpu.icache.ReadReq_miss_latency 8059373495 # number of ReadReq miss cycles -system.cpu.icache.ReadReq_miss_rate::0 0.083400 # miss rate for ReadReq accesses -system.cpu.icache.ReadReq_misses::0 546315 # number of ReadReq misses -system.cpu.icache.ReadReq_misses::total 546315 # number of ReadReq misses -system.cpu.icache.ReadReq_mshr_hits 44384 # number of ReadReq MSHR hits -system.cpu.icache.ReadReq_mshr_miss_latency 6032069496 # number of ReadReq MSHR miss cycles -system.cpu.icache.ReadReq_mshr_miss_rate::0 0.076625 # mshr miss rate for ReadReq accesses +system.cpu.icache.ReadReq_hits::0 6005950 # number of ReadReq hits +system.cpu.icache.ReadReq_hits::total 6005950 # number of ReadReq hits +system.cpu.icache.ReadReq_miss_latency 8073832496 # number of ReadReq miss cycles +system.cpu.icache.ReadReq_miss_rate::0 0.083559 # miss rate for ReadReq accesses +system.cpu.icache.ReadReq_misses::0 547607 # number of ReadReq misses +system.cpu.icache.ReadReq_misses::total 547607 # number of ReadReq misses +system.cpu.icache.ReadReq_mshr_hits 44625 # number of ReadReq MSHR hits +system.cpu.icache.ReadReq_mshr_miss_latency 6042969996 # number of ReadReq MSHR miss cycles +system.cpu.icache.ReadReq_mshr_miss_rate::0 0.076749 # mshr miss rate for ReadReq accesses system.cpu.icache.ReadReq_mshr_miss_rate::1 inf # mshr miss rate for ReadReq accesses system.cpu.icache.ReadReq_mshr_miss_rate::total inf # mshr miss rate for ReadReq accesses -system.cpu.icache.ReadReq_mshr_misses 501931 # number of ReadReq MSHR misses +system.cpu.icache.ReadReq_mshr_misses 502982 # number of ReadReq MSHR misses system.cpu.icache.ReadReq_mshr_uncacheable_latency 4957500 # number of ReadReq MSHR uncacheable cycles -system.cpu.icache.avg_blocked_cycles::no_mshrs 6823.818182 # average number of cycles each access was blocked +system.cpu.icache.avg_blocked_cycles::no_mshrs 7957.783133 # average number of cycles each access was blocked system.cpu.icache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked -system.cpu.icache.avg_refs 11.962625 # Average number of references to valid blocks. -system.cpu.icache.blocked::no_mshrs 88 # number of cycles access was blocked +system.cpu.icache.avg_refs 11.941659 # Average number of references to valid blocks. +system.cpu.icache.blocked::no_mshrs 83 # number of cycles access was blocked system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked -system.cpu.icache.blocked_cycles::no_mshrs 600496 # number of cycles access was blocked +system.cpu.icache.blocked_cycles::no_mshrs 660496 # number of cycles access was blocked system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked system.cpu.icache.cache_copies 0 # number of cache copies performed -system.cpu.icache.demand_accesses::0 6550512 # number of demand (read+write) accesses +system.cpu.icache.demand_accesses::0 6553557 # number of demand (read+write) accesses system.cpu.icache.demand_accesses::1 0 # number of demand (read+write) accesses -system.cpu.icache.demand_accesses::total 6550512 # number of demand (read+write) accesses -system.cpu.icache.demand_avg_miss_latency::0 14752.246405 # average overall miss latency +system.cpu.icache.demand_accesses::total 6553557 # number of demand (read+write) accesses +system.cpu.icache.demand_avg_miss_latency::0 14743.844575 # average overall miss latency system.cpu.icache.demand_avg_miss_latency::1 inf # average overall miss latency system.cpu.icache.demand_avg_miss_latency::total inf # average overall miss latency -system.cpu.icache.demand_avg_mshr_miss_latency 12017.726532 # average overall mshr miss latency -system.cpu.icache.demand_hits::0 6004197 # number of demand (read+write) hits +system.cpu.icache.demand_avg_mshr_miss_latency 12014.286786 # average overall mshr miss latency +system.cpu.icache.demand_hits::0 6005950 # number of demand (read+write) hits system.cpu.icache.demand_hits::1 0 # number of demand (read+write) hits -system.cpu.icache.demand_hits::total 6004197 # number of demand (read+write) hits -system.cpu.icache.demand_miss_latency 8059373495 # number of demand (read+write) miss cycles -system.cpu.icache.demand_miss_rate::0 0.083400 # miss rate for demand accesses +system.cpu.icache.demand_hits::total 6005950 # number of demand (read+write) hits +system.cpu.icache.demand_miss_latency 8073832496 # number of demand (read+write) miss cycles +system.cpu.icache.demand_miss_rate::0 0.083559 # miss rate for demand accesses system.cpu.icache.demand_miss_rate::1 no_value # miss rate for demand accesses system.cpu.icache.demand_miss_rate::total no_value # miss rate for demand accesses -system.cpu.icache.demand_misses::0 546315 # number of demand (read+write) misses +system.cpu.icache.demand_misses::0 547607 # number of demand (read+write) misses system.cpu.icache.demand_misses::1 0 # number of demand (read+write) misses -system.cpu.icache.demand_misses::total 546315 # number of demand (read+write) misses -system.cpu.icache.demand_mshr_hits 44384 # number of demand (read+write) MSHR hits -system.cpu.icache.demand_mshr_miss_latency 6032069496 # number of demand (read+write) MSHR miss cycles -system.cpu.icache.demand_mshr_miss_rate::0 0.076625 # mshr miss rate for demand accesses +system.cpu.icache.demand_misses::total 547607 # number of demand (read+write) misses +system.cpu.icache.demand_mshr_hits 44625 # number of demand (read+write) MSHR hits +system.cpu.icache.demand_mshr_miss_latency 6042969996 # number of demand (read+write) MSHR miss cycles +system.cpu.icache.demand_mshr_miss_rate::0 0.076749 # mshr miss rate for demand accesses system.cpu.icache.demand_mshr_miss_rate::1 inf # mshr miss rate for demand accesses system.cpu.icache.demand_mshr_miss_rate::total inf # mshr miss rate for demand accesses -system.cpu.icache.demand_mshr_misses 501931 # number of demand (read+write) MSHR misses +system.cpu.icache.demand_mshr_misses 502982 # number of demand (read+write) MSHR misses system.cpu.icache.fast_writes 0 # number of fast writes performed system.cpu.icache.mshr_cap_events 0 # number of times MSHR cap was activated system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate -system.cpu.icache.occ_%::0 0.970187 # Average percentage of cache occupancy -system.cpu.icache.occ_blocks::0 496.735661 # Average occupied blocks per context -system.cpu.icache.overall_accesses::0 6550512 # number of overall (read+write) accesses +system.cpu.icache.occ_%::0 0.970025 # Average percentage of cache occupancy +system.cpu.icache.occ_blocks::0 496.652768 # Average occupied blocks per context +system.cpu.icache.overall_accesses::0 6553557 # number of overall (read+write) accesses system.cpu.icache.overall_accesses::1 0 # number of overall (read+write) accesses -system.cpu.icache.overall_accesses::total 6550512 # number of overall (read+write) accesses -system.cpu.icache.overall_avg_miss_latency::0 14752.246405 # average overall miss latency +system.cpu.icache.overall_accesses::total 6553557 # number of overall (read+write) accesses +system.cpu.icache.overall_avg_miss_latency::0 14743.844575 # average overall miss latency system.cpu.icache.overall_avg_miss_latency::1 inf # average overall miss latency system.cpu.icache.overall_avg_miss_latency::total inf # average overall miss latency -system.cpu.icache.overall_avg_mshr_miss_latency 12017.726532 # average overall mshr miss latency +system.cpu.icache.overall_avg_mshr_miss_latency 12014.286786 # average overall mshr miss latency system.cpu.icache.overall_avg_mshr_uncacheable_latency inf # average overall mshr uncacheable latency -system.cpu.icache.overall_hits::0 6004197 # number of overall hits +system.cpu.icache.overall_hits::0 6005950 # number of overall hits system.cpu.icache.overall_hits::1 0 # number of overall hits -system.cpu.icache.overall_hits::total 6004197 # number of overall hits -system.cpu.icache.overall_miss_latency 8059373495 # number of overall miss cycles -system.cpu.icache.overall_miss_rate::0 0.083400 # miss rate for overall accesses +system.cpu.icache.overall_hits::total 6005950 # number of overall hits +system.cpu.icache.overall_miss_latency 8073832496 # number of overall miss cycles +system.cpu.icache.overall_miss_rate::0 0.083559 # miss rate for overall accesses system.cpu.icache.overall_miss_rate::1 no_value # miss rate for overall accesses system.cpu.icache.overall_miss_rate::total no_value # miss rate for overall accesses -system.cpu.icache.overall_misses::0 546315 # number of overall misses +system.cpu.icache.overall_misses::0 547607 # number of overall misses system.cpu.icache.overall_misses::1 0 # number of overall misses -system.cpu.icache.overall_misses::total 546315 # number of overall misses -system.cpu.icache.overall_mshr_hits 44384 # number of overall MSHR hits -system.cpu.icache.overall_mshr_miss_latency 6032069496 # number of overall MSHR miss cycles -system.cpu.icache.overall_mshr_miss_rate::0 0.076625 # mshr miss rate for overall accesses +system.cpu.icache.overall_misses::total 547607 # number of overall misses +system.cpu.icache.overall_mshr_hits 44625 # number of overall MSHR hits +system.cpu.icache.overall_mshr_miss_latency 6042969996 # number of overall MSHR miss cycles +system.cpu.icache.overall_mshr_miss_rate::0 0.076749 # mshr miss rate for overall accesses system.cpu.icache.overall_mshr_miss_rate::1 inf # mshr miss rate for overall accesses system.cpu.icache.overall_mshr_miss_rate::total inf # mshr miss rate for overall accesses -system.cpu.icache.overall_mshr_misses 501931 # number of overall MSHR misses +system.cpu.icache.overall_mshr_misses 502982 # number of overall MSHR misses system.cpu.icache.overall_mshr_uncacheable_latency 4957500 # number of overall MSHR uncacheable cycles system.cpu.icache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses -system.cpu.icache.replacements 501401 # number of replacements -system.cpu.icache.sampled_refs 501913 # Sample count of references to valid blocks. +system.cpu.icache.replacements 502429 # number of replacements +system.cpu.icache.sampled_refs 502941 # Sample count of references to valid blocks. system.cpu.icache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions -system.cpu.icache.tagsinuse 496.735661 # Cycle average of tags in use -system.cpu.icache.total_refs 6004197 # Total number of references to valid blocks. -system.cpu.icache.warmup_cycle 6211908000 # Cycle when the warmup percentage was hit. -system.cpu.icache.writebacks 41188 # number of writebacks -system.cpu.idleCycles 69245083 # Total number of cycles that the CPU has spent unscheduled due to idling -system.cpu.iew.EXEC:branches 10229161 # Number of branches executed -system.cpu.iew.EXEC:nop 166597 # number of nop insts executed -system.cpu.iew.EXEC:rate 0.475852 # Inst execution rate -system.cpu.iew.EXEC:refs 35984402 # number of memory reference insts executed -system.cpu.iew.EXEC:stores 7799191 # Number of stores executed +system.cpu.icache.tagsinuse 496.652768 # Cycle average of tags in use +system.cpu.icache.total_refs 6005950 # Total number of references to valid blocks. +system.cpu.icache.warmup_cycle 6210686000 # Cycle when the warmup percentage was hit. +system.cpu.icache.writebacks 41369 # number of writebacks +system.cpu.idleCycles 69248731 # Total number of cycles that the CPU has spent unscheduled due to idling +system.cpu.iew.EXEC:branches 10230019 # Number of branches executed +system.cpu.iew.EXEC:nop 166886 # number of nop insts executed +system.cpu.iew.EXEC:rate 0.475904 # Inst execution rate +system.cpu.iew.EXEC:refs 35985354 # number of memory reference insts executed +system.cpu.iew.EXEC:stores 7801149 # Number of stores executed system.cpu.iew.EXEC:swp 0 # number of swp insts executed -system.cpu.iew.WB:consumers 62355336 # num instructions consuming a value -system.cpu.iew.WB:count 60877824 # cumulative count of insts written-back -system.cpu.iew.WB:fanout 0.509736 # average fanout of values written-back +system.cpu.iew.WB:consumers 62345618 # num instructions consuming a value +system.cpu.iew.WB:count 60884415 # cumulative count of insts written-back +system.cpu.iew.WB:fanout 0.509768 # average fanout of values written-back system.cpu.iew.WB:penalized 0 # number of instrctions required to write to 'other' IQ system.cpu.iew.WB:penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ -system.cpu.iew.WB:producers 31784768 # num instructions producing a value -system.cpu.iew.WB:rate 0.368209 # insts written-back per cycle -system.cpu.iew.WB:sent 78147343 # cumulative count of insts sent to commit -system.cpu.iew.branchMispredicts 710642 # Number of branch mispredicts detected at execute -system.cpu.iew.iewBlockCycles 21410172 # Number of cycles IEW is blocking -system.cpu.iew.iewDispLoadInsts 12850597 # Number of dispatched load instructions -system.cpu.iew.iewDispNonSpecInsts 4002212 # Number of dispatched non-speculative instructions -system.cpu.iew.iewDispSquashedInsts 353192 # Number of squashed instructions skipped by dispatch -system.cpu.iew.iewDispStoreInsts 8736302 # Number of dispatched store instructions -system.cpu.iew.iewDispatchedInsts 70500878 # Number of instructions dispatched to IQ -system.cpu.iew.iewExecLoadInsts 28185211 # Number of load instructions executed -system.cpu.iew.iewExecSquashedInsts 1060546 # Number of squashed instructions skipped in execute -system.cpu.iew.iewExecutedInsts 78674830 # Number of executed instructions -system.cpu.iew.iewIQFullEvents 28770 # Number of times the IQ has become full, causing a stall +system.cpu.iew.WB:producers 31781773 # num instructions producing a value +system.cpu.iew.WB:rate 0.368271 # insts written-back per cycle +system.cpu.iew.WB:sent 78152559 # cumulative count of insts sent to commit +system.cpu.iew.branchMispredicts 711242 # Number of branch mispredicts detected at execute +system.cpu.iew.iewBlockCycles 21406073 # Number of cycles IEW is blocking +system.cpu.iew.iewDispLoadInsts 12848037 # Number of dispatched load instructions +system.cpu.iew.iewDispNonSpecInsts 4002488 # Number of dispatched non-speculative instructions +system.cpu.iew.iewDispSquashedInsts 354669 # Number of squashed instructions skipped by dispatch +system.cpu.iew.iewDispStoreInsts 8736360 # Number of dispatched store instructions +system.cpu.iew.iewDispatchedInsts 70502341 # Number of instructions dispatched to IQ +system.cpu.iew.iewExecLoadInsts 28184205 # Number of load instructions executed +system.cpu.iew.iewExecSquashedInsts 1059977 # Number of squashed instructions skipped in execute +system.cpu.iew.iewExecutedInsts 78678877 # Number of executed instructions +system.cpu.iew.iewIQFullEvents 28556 # Number of times the IQ has become full, causing a stall system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle -system.cpu.iew.iewLSQFullEvents 45532 # Number of times the LSQ has become full, causing a stall -system.cpu.iew.iewSquashCycles 2568818 # Number of cycles IEW is squashing -system.cpu.iew.iewUnblockCycles 264100 # Number of cycles IEW is unblocking +system.cpu.iew.iewLSQFullEvents 45641 # Number of times the LSQ has become full, causing a stall +system.cpu.iew.iewSquashCycles 2568567 # Number of cycles IEW is squashing +system.cpu.iew.iewUnblockCycles 263948 # Number of cycles IEW is unblocking system.cpu.iew.lsq.thread.0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding -system.cpu.iew.lsq.thread.0.cacheBlocked 8285 # Number of times an access to memory failed due to the cache being blocked -system.cpu.iew.lsq.thread.0.forwLoads 330904 # Number of loads that had data forwarded from stores -system.cpu.iew.lsq.thread.0.ignoredResponses 7460 # Number of memory responses ignored because the instruction is squashed +system.cpu.iew.lsq.thread.0.cacheBlocked 8235 # Number of times an access to memory failed due to the cache being blocked +system.cpu.iew.lsq.thread.0.forwLoads 331109 # Number of loads that had data forwarded from stores +system.cpu.iew.lsq.thread.0.ignoredResponses 7560 # Number of memory responses ignored because the instruction is squashed system.cpu.iew.lsq.thread.0.invAddrLoads 0 # Number of loads ignored due to an invalid address system.cpu.iew.lsq.thread.0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address -system.cpu.iew.lsq.thread.0.memOrderViolation 280975 # Number of memory ordering violations -system.cpu.iew.lsq.thread.0.rescheduledLoads 17000760 # Number of loads that were rescheduled -system.cpu.iew.lsq.thread.0.squashedLoads 3646141 # Number of loads squashed -system.cpu.iew.lsq.thread.0.squashedStores 1651272 # Number of stores squashed -system.cpu.iew.memOrderViolationEvents 280975 # Number of memory order violations -system.cpu.iew.predictedNotTakenIncorrect 187196 # Number of branches that were predicted not taken incorrectly -system.cpu.iew.predictedTakenIncorrect 523446 # Number of branches that were predicted taken incorrectly -system.cpu.int_regfile_reads 182828391 # number of integer regfile reads -system.cpu.int_regfile_writes 43909645 # number of integer regfile writes -system.cpu.ipc 0.314320 # IPC: Instructions Per Cycle -system.cpu.ipc_total 0.314320 # IPC: Total IPC of All Threads -system.cpu.iq.ISSUE:FU_type_0::No_OpClass 2392951 3.00% 3.00% # Type of FU issued -system.cpu.iq.ISSUE:FU_type_0::IntAlu 40765047 51.13% 54.13% # Type of FU issued -system.cpu.iq.ISSUE:FU_type_0::IntMult 71833 0.09% 54.22% # Type of FU issued +system.cpu.iew.lsq.thread.0.memOrderViolation 280540 # Number of memory ordering violations +system.cpu.iew.lsq.thread.0.rescheduledLoads 17000484 # Number of loads that were rescheduled +system.cpu.iew.lsq.thread.0.squashedLoads 3641022 # Number of loads squashed +system.cpu.iew.lsq.thread.0.squashedStores 1649637 # Number of stores squashed +system.cpu.iew.memOrderViolationEvents 280540 # Number of memory order violations +system.cpu.iew.predictedNotTakenIncorrect 186102 # Number of branches that were predicted not taken incorrectly +system.cpu.iew.predictedTakenIncorrect 525140 # Number of branches that were predicted taken incorrectly +system.cpu.int_regfile_reads 182840055 # number of integer regfile reads +system.cpu.int_regfile_writes 43911822 # number of integer regfile writes +system.cpu.ipc 0.314403 # IPC: Instructions Per Cycle +system.cpu.ipc_total 0.314403 # IPC: Total IPC of All Threads +system.cpu.iq.ISSUE:FU_type_0::No_OpClass 2393207 3.00% 3.00% # Type of FU issued +system.cpu.iq.ISSUE:FU_type_0::IntAlu 40767716 51.13% 54.13% # Type of FU issued +system.cpu.iq.ISSUE:FU_type_0::IntMult 71906 0.09% 54.22% # Type of FU issued system.cpu.iq.ISSUE:FU_type_0::IntDiv 0 0.00% 54.22% # Type of FU issued system.cpu.iq.ISSUE:FU_type_0::FloatAdd 0 0.00% 54.22% # Type of FU issued system.cpu.iq.ISSUE:FU_type_0::FloatCmp 0 0.00% 54.22% # Type of FU issued @@ -394,111 +394,111 @@ system.cpu.iq.ISSUE:FU_type_0::FloatSqrt 0 0.00% 54.22% # Ty system.cpu.iq.ISSUE:FU_type_0::SimdAdd 0 0.00% 54.22% # Type of FU issued system.cpu.iq.ISSUE:FU_type_0::SimdAddAcc 0 0.00% 54.22% # Type of FU issued system.cpu.iq.ISSUE:FU_type_0::SimdAlu 0 0.00% 54.22% # Type of FU issued -system.cpu.iq.ISSUE:FU_type_0::SimdCmp 1 0.00% 54.22% # Type of FU issued +system.cpu.iq.ISSUE:FU_type_0::SimdCmp 0 0.00% 54.22% # Type of FU issued system.cpu.iq.ISSUE:FU_type_0::SimdCvt 0 0.00% 54.22% # Type of FU issued -system.cpu.iq.ISSUE:FU_type_0::SimdMisc 11 0.00% 54.22% # Type of FU issued +system.cpu.iq.ISSUE:FU_type_0::SimdMisc 10 0.00% 54.22% # Type of FU issued system.cpu.iq.ISSUE:FU_type_0::SimdMult 0 0.00% 54.22% # Type of FU issued system.cpu.iq.ISSUE:FU_type_0::SimdMultAcc 0 0.00% 54.22% # Type of FU issued -system.cpu.iq.ISSUE:FU_type_0::SimdShift 2 0.00% 54.22% # Type of FU issued -system.cpu.iq.ISSUE:FU_type_0::SimdShiftAcc 9 0.00% 54.22% # Type of FU issued +system.cpu.iq.ISSUE:FU_type_0::SimdShift 0 0.00% 54.22% # Type of FU issued +system.cpu.iq.ISSUE:FU_type_0::SimdShiftAcc 6 0.00% 54.22% # Type of FU issued system.cpu.iq.ISSUE:FU_type_0::SimdSqrt 0 0.00% 54.22% # Type of FU issued system.cpu.iq.ISSUE:FU_type_0::SimdFloatAdd 0 0.00% 54.22% # Type of FU issued system.cpu.iq.ISSUE:FU_type_0::SimdFloatAlu 0 0.00% 54.22% # Type of FU issued system.cpu.iq.ISSUE:FU_type_0::SimdFloatCmp 0 0.00% 54.22% # Type of FU issued system.cpu.iq.ISSUE:FU_type_0::SimdFloatCvt 0 0.00% 54.22% # Type of FU issued system.cpu.iq.ISSUE:FU_type_0::SimdFloatDiv 0 0.00% 54.22% # Type of FU issued -system.cpu.iq.ISSUE:FU_type_0::SimdFloatMisc 880 0.00% 54.22% # Type of FU issued +system.cpu.iq.ISSUE:FU_type_0::SimdFloatMisc 895 0.00% 54.22% # Type of FU issued system.cpu.iq.ISSUE:FU_type_0::SimdFloatMult 0 0.00% 54.22% # Type of FU issued -system.cpu.iq.ISSUE:FU_type_0::SimdFloatMultAcc 10 0.00% 54.22% # Type of FU issued +system.cpu.iq.ISSUE:FU_type_0::SimdFloatMultAcc 6 0.00% 54.22% # Type of FU issued system.cpu.iq.ISSUE:FU_type_0::SimdFloatSqrt 0 0.00% 54.22% # Type of FU issued -system.cpu.iq.ISSUE:FU_type_0::MemRead 28539771 35.79% 90.01% # Type of FU issued -system.cpu.iq.ISSUE:FU_type_0::MemWrite 7964861 9.99% 100.00% # Type of FU issued +system.cpu.iq.ISSUE:FU_type_0::MemRead 28538408 35.79% 90.01% # Type of FU issued +system.cpu.iq.ISSUE:FU_type_0::MemWrite 7966700 9.99% 100.00% # Type of FU issued system.cpu.iq.ISSUE:FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued system.cpu.iq.ISSUE:FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued -system.cpu.iq.ISSUE:FU_type_0::total 79735376 # Type of FU issued -system.cpu.iq.ISSUE:fu_busy_cnt 4820944 # FU busy when requested -system.cpu.iq.ISSUE:fu_busy_rate 0.060462 # FU busy rate (busy events/executed inst) +system.cpu.iq.ISSUE:FU_type_0::total 79738854 # Type of FU issued +system.cpu.iq.ISSUE:fu_busy_cnt 4821847 # FU busy when requested +system.cpu.iq.ISSUE:fu_busy_rate 0.060470 # FU busy rate (busy events/executed inst) system.cpu.iq.ISSUE:fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available -system.cpu.iq.ISSUE:fu_full::IntAlu 4959 0.10% 0.10% # attempts to use FU when none available -system.cpu.iq.ISSUE:fu_full::IntMult 0 0.00% 0.10% # attempts to use FU when none available -system.cpu.iq.ISSUE:fu_full::IntDiv 0 0.00% 0.10% # attempts to use FU when none available -system.cpu.iq.ISSUE:fu_full::FloatAdd 0 0.00% 0.10% # attempts to use FU when none available -system.cpu.iq.ISSUE:fu_full::FloatCmp 0 0.00% 0.10% # attempts to use FU when none available -system.cpu.iq.ISSUE:fu_full::FloatCvt 0 0.00% 0.10% # attempts to use FU when none available -system.cpu.iq.ISSUE:fu_full::FloatMult 0 0.00% 0.10% # attempts to use FU when none available -system.cpu.iq.ISSUE:fu_full::FloatDiv 0 0.00% 0.10% # attempts to use FU when none available -system.cpu.iq.ISSUE:fu_full::FloatSqrt 0 0.00% 0.10% # attempts to use FU when none available -system.cpu.iq.ISSUE:fu_full::SimdAdd 0 0.00% 0.10% # attempts to use FU when none available -system.cpu.iq.ISSUE:fu_full::SimdAddAcc 0 0.00% 0.10% # attempts to use FU when none available -system.cpu.iq.ISSUE:fu_full::SimdAlu 0 0.00% 0.10% # attempts to use FU when none available -system.cpu.iq.ISSUE:fu_full::SimdCmp 0 0.00% 0.10% # attempts to use FU when none available -system.cpu.iq.ISSUE:fu_full::SimdCvt 0 0.00% 0.10% # attempts to use FU when none available -system.cpu.iq.ISSUE:fu_full::SimdMisc 0 0.00% 0.10% # attempts to use FU when none available -system.cpu.iq.ISSUE:fu_full::SimdMult 0 0.00% 0.10% # attempts to use FU when none available -system.cpu.iq.ISSUE:fu_full::SimdMultAcc 0 0.00% 0.10% # attempts to use FU when none available -system.cpu.iq.ISSUE:fu_full::SimdShift 0 0.00% 0.10% # attempts to use FU when none available -system.cpu.iq.ISSUE:fu_full::SimdShiftAcc 0 0.00% 0.10% # attempts to use FU when none available -system.cpu.iq.ISSUE:fu_full::SimdSqrt 0 0.00% 0.10% # attempts to use FU when none available -system.cpu.iq.ISSUE:fu_full::SimdFloatAdd 0 0.00% 0.10% # attempts to use FU when none available -system.cpu.iq.ISSUE:fu_full::SimdFloatAlu 0 0.00% 0.10% # attempts to use FU when none available -system.cpu.iq.ISSUE:fu_full::SimdFloatCmp 0 0.00% 0.10% # attempts to use FU when none available -system.cpu.iq.ISSUE:fu_full::SimdFloatCvt 0 0.00% 0.10% # attempts to use FU when none available -system.cpu.iq.ISSUE:fu_full::SimdFloatDiv 0 0.00% 0.10% # attempts to use FU when none available -system.cpu.iq.ISSUE:fu_full::SimdFloatMisc 0 0.00% 0.10% # attempts to use FU when none available -system.cpu.iq.ISSUE:fu_full::SimdFloatMult 0 0.00% 0.10% # attempts to use FU when none available -system.cpu.iq.ISSUE:fu_full::SimdFloatMultAcc 0 0.00% 0.10% # attempts to use FU when none available -system.cpu.iq.ISSUE:fu_full::SimdFloatSqrt 0 0.00% 0.10% # attempts to use FU when none available -system.cpu.iq.ISSUE:fu_full::MemRead 4503516 93.42% 93.52% # attempts to use FU when none available -system.cpu.iq.ISSUE:fu_full::MemWrite 312469 6.48% 100.00% # attempts to use FU when none available +system.cpu.iq.ISSUE:fu_full::IntAlu 5252 0.11% 0.11% # attempts to use FU when none available +system.cpu.iq.ISSUE:fu_full::IntMult 1 0.00% 0.11% # attempts to use FU when none available +system.cpu.iq.ISSUE:fu_full::IntDiv 0 0.00% 0.11% # attempts to use FU when none available +system.cpu.iq.ISSUE:fu_full::FloatAdd 0 0.00% 0.11% # attempts to use FU when none available +system.cpu.iq.ISSUE:fu_full::FloatCmp 0 0.00% 0.11% # attempts to use FU when none available +system.cpu.iq.ISSUE:fu_full::FloatCvt 0 0.00% 0.11% # attempts to use FU when none available +system.cpu.iq.ISSUE:fu_full::FloatMult 0 0.00% 0.11% # attempts to use FU when none available +system.cpu.iq.ISSUE:fu_full::FloatDiv 0 0.00% 0.11% # attempts to use FU when none available +system.cpu.iq.ISSUE:fu_full::FloatSqrt 0 0.00% 0.11% # attempts to use FU when none available +system.cpu.iq.ISSUE:fu_full::SimdAdd 0 0.00% 0.11% # attempts to use FU when none available +system.cpu.iq.ISSUE:fu_full::SimdAddAcc 0 0.00% 0.11% # attempts to use FU when none available +system.cpu.iq.ISSUE:fu_full::SimdAlu 0 0.00% 0.11% # attempts to use FU when none available +system.cpu.iq.ISSUE:fu_full::SimdCmp 0 0.00% 0.11% # attempts to use FU when none available +system.cpu.iq.ISSUE:fu_full::SimdCvt 0 0.00% 0.11% # attempts to use FU when none available +system.cpu.iq.ISSUE:fu_full::SimdMisc 0 0.00% 0.11% # attempts to use FU when none available +system.cpu.iq.ISSUE:fu_full::SimdMult 0 0.00% 0.11% # attempts to use FU when none available +system.cpu.iq.ISSUE:fu_full::SimdMultAcc 0 0.00% 0.11% # attempts to use FU when none available +system.cpu.iq.ISSUE:fu_full::SimdShift 0 0.00% 0.11% # attempts to use FU when none available +system.cpu.iq.ISSUE:fu_full::SimdShiftAcc 0 0.00% 0.11% # attempts to use FU when none available +system.cpu.iq.ISSUE:fu_full::SimdSqrt 0 0.00% 0.11% # attempts to use FU when none available +system.cpu.iq.ISSUE:fu_full::SimdFloatAdd 0 0.00% 0.11% # attempts to use FU when none available +system.cpu.iq.ISSUE:fu_full::SimdFloatAlu 0 0.00% 0.11% # attempts to use FU when none available +system.cpu.iq.ISSUE:fu_full::SimdFloatCmp 0 0.00% 0.11% # attempts to use FU when none available +system.cpu.iq.ISSUE:fu_full::SimdFloatCvt 0 0.00% 0.11% # attempts to use FU when none available +system.cpu.iq.ISSUE:fu_full::SimdFloatDiv 0 0.00% 0.11% # attempts to use FU when none available +system.cpu.iq.ISSUE:fu_full::SimdFloatMisc 0 0.00% 0.11% # attempts to use FU when none available +system.cpu.iq.ISSUE:fu_full::SimdFloatMult 0 0.00% 0.11% # attempts to use FU when none available +system.cpu.iq.ISSUE:fu_full::SimdFloatMultAcc 0 0.00% 0.11% # attempts to use FU when none available +system.cpu.iq.ISSUE:fu_full::SimdFloatSqrt 0 0.00% 0.11% # attempts to use FU when none available +system.cpu.iq.ISSUE:fu_full::MemRead 4503965 93.41% 93.52% # attempts to use FU when none available +system.cpu.iq.ISSUE:fu_full::MemWrite 312629 6.48% 100.00% # attempts to use FU when none available system.cpu.iq.ISSUE:fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available system.cpu.iq.ISSUE:fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available -system.cpu.iq.ISSUE:issued_per_cycle::samples 96089723 # Number of insts issued each cycle -system.cpu.iq.ISSUE:issued_per_cycle::mean 0.829801 # Number of insts issued each cycle -system.cpu.iq.ISSUE:issued_per_cycle::stdev 1.378962 # Number of insts issued each cycle +system.cpu.iq.ISSUE:issued_per_cycle::samples 96076251 # Number of insts issued each cycle +system.cpu.iq.ISSUE:issued_per_cycle::mean 0.829954 # Number of insts issued each cycle +system.cpu.iq.ISSUE:issued_per_cycle::stdev 1.379344 # Number of insts issued each cycle system.cpu.iq.ISSUE:issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle -system.cpu.iq.ISSUE:issued_per_cycle::0 59895094 62.33% 62.33% # Number of insts issued each cycle -system.cpu.iq.ISSUE:issued_per_cycle::1 16672825 17.35% 79.68% # Number of insts issued each cycle -system.cpu.iq.ISSUE:issued_per_cycle::2 7219542 7.51% 87.20% # Number of insts issued each cycle -system.cpu.iq.ISSUE:issued_per_cycle::3 4124127 4.29% 91.49% # Number of insts issued each cycle -system.cpu.iq.ISSUE:issued_per_cycle::4 5945369 6.19% 97.68% # Number of insts issued each cycle -system.cpu.iq.ISSUE:issued_per_cycle::5 1307408 1.36% 99.04% # Number of insts issued each cycle -system.cpu.iq.ISSUE:issued_per_cycle::6 617440 0.64% 99.68% # Number of insts issued each cycle -system.cpu.iq.ISSUE:issued_per_cycle::7 235414 0.24% 99.92% # Number of insts issued each cycle -system.cpu.iq.ISSUE:issued_per_cycle::8 72504 0.08% 100.00% # Number of insts issued each cycle +system.cpu.iq.ISSUE:issued_per_cycle::0 59918658 62.37% 62.37% # Number of insts issued each cycle +system.cpu.iq.ISSUE:issued_per_cycle::1 16598524 17.28% 79.64% # Number of insts issued each cycle +system.cpu.iq.ISSUE:issued_per_cycle::2 7253913 7.55% 87.19% # Number of insts issued each cycle +system.cpu.iq.ISSUE:issued_per_cycle::3 4126106 4.29% 91.49% # Number of insts issued each cycle +system.cpu.iq.ISSUE:issued_per_cycle::4 5947858 6.19% 97.68% # Number of insts issued each cycle +system.cpu.iq.ISSUE:issued_per_cycle::5 1304063 1.36% 99.04% # Number of insts issued each cycle +system.cpu.iq.ISSUE:issued_per_cycle::6 619735 0.65% 99.68% # Number of insts issued each cycle +system.cpu.iq.ISSUE:issued_per_cycle::7 235123 0.24% 99.92% # Number of insts issued each cycle +system.cpu.iq.ISSUE:issued_per_cycle::8 72271 0.08% 100.00% # Number of insts issued each cycle system.cpu.iq.ISSUE:issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle system.cpu.iq.ISSUE:issued_per_cycle::min_value 0 # Number of insts issued each cycle system.cpu.iq.ISSUE:issued_per_cycle::max_value 8 # Number of insts issued each cycle -system.cpu.iq.ISSUE:issued_per_cycle::total 96089723 # Number of insts issued each cycle -system.cpu.iq.ISSUE:rate 0.482266 # Inst issue rate -system.cpu.iq.fp_alu_accesses 8546 # Number of floating point alu accesses -system.cpu.iq.fp_inst_queue_reads 16333 # Number of floating instruction queue reads -system.cpu.iq.fp_inst_queue_wakeup_accesses 6331 # Number of floating instruction queue wakeup accesses -system.cpu.iq.fp_inst_queue_writes 9298 # Number of floating instruction queue writes -system.cpu.iq.int_alu_accesses 82154823 # Number of integer alu accesses -system.cpu.iq.int_inst_queue_reads 260564966 # Number of integer instruction queue reads -system.cpu.iq.int_inst_queue_wakeup_accesses 60871493 # Number of integer instruction queue wakeup accesses -system.cpu.iq.int_inst_queue_writes 88267100 # Number of integer instruction queue writes -system.cpu.iq.iqInstsAdded 66302141 # Number of instructions added to the IQ (excludes non-spec) -system.cpu.iq.iqInstsIssued 79735376 # Number of instructions issued -system.cpu.iq.iqNonSpecInstsAdded 4032140 # Number of non-speculative instructions added to the IQ -system.cpu.iq.iqSquashedInstsExamined 17675893 # Number of squashed instructions iterated over during squash; mainly for profiling -system.cpu.iq.iqSquashedInstsIssued 127840 # Number of squashed instructions issued -system.cpu.iq.iqSquashedNonSpecRemoved 1069091 # Number of squashed non-spec instructions that were removed -system.cpu.iq.iqSquashedOperandsExamined 22304285 # Number of squashed operands that are examined and possibly removed from graph -system.cpu.itb.accesses 6563470 # DTB accesses +system.cpu.iq.ISSUE:issued_per_cycle::total 96076251 # Number of insts issued each cycle +system.cpu.iq.ISSUE:rate 0.482316 # Inst issue rate +system.cpu.iq.fp_alu_accesses 8555 # Number of floating point alu accesses +system.cpu.iq.fp_inst_queue_reads 16356 # Number of floating instruction queue reads +system.cpu.iq.fp_inst_queue_wakeup_accesses 6330 # Number of floating instruction queue wakeup accesses +system.cpu.iq.fp_inst_queue_writes 9324 # Number of floating instruction queue writes +system.cpu.iq.int_alu_accesses 82158939 # Number of integer alu accesses +system.cpu.iq.int_inst_queue_reads 260560114 # Number of integer instruction queue reads +system.cpu.iq.int_inst_queue_wakeup_accesses 60878085 # Number of integer instruction queue wakeup accesses +system.cpu.iq.int_inst_queue_writes 88252468 # Number of integer instruction queue writes +system.cpu.iq.iqInstsAdded 66303042 # Number of instructions added to the IQ (excludes non-spec) +system.cpu.iq.iqInstsIssued 79738854 # Number of instructions issued +system.cpu.iq.iqNonSpecInstsAdded 4032413 # Number of non-speculative instructions added to the IQ +system.cpu.iq.iqSquashedInstsExamined 17660461 # Number of squashed instructions iterated over during squash; mainly for profiling +system.cpu.iq.iqSquashedInstsIssued 127886 # Number of squashed instructions issued +system.cpu.iq.iqSquashedNonSpecRemoved 1069030 # Number of squashed non-spec instructions that were removed +system.cpu.iq.iqSquashedOperandsExamined 22275203 # Number of squashed operands that are examined and possibly removed from graph +system.cpu.itb.accesses 6566505 # DTB accesses system.cpu.itb.align_faults 0 # Number of TLB faults due to alignment restrictions system.cpu.itb.domain_faults 0 # Number of TLB faults due to domain restrictions -system.cpu.itb.flush_entries 1619 # Number of entries that have been flushed from TLB +system.cpu.itb.flush_entries 1618 # Number of entries that have been flushed from TLB system.cpu.itb.flush_tlb 2 # Number of times complete TLB was flushed system.cpu.itb.flush_tlb_asid 40 # Number of times TLB was flushed by ASID system.cpu.itb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA system.cpu.itb.flush_tlb_mva_asid 33670 # Number of times TLB was flushed by MVA & ASID -system.cpu.itb.hits 6556387 # DTB hits -system.cpu.itb.inst_accesses 6563470 # ITB inst accesses -system.cpu.itb.inst_hits 6556387 # ITB inst hits -system.cpu.itb.inst_misses 7083 # ITB inst misses -system.cpu.itb.misses 7083 # DTB misses -system.cpu.itb.perms_faults 5304 # Number of TLB faults due to permissions restrictions +system.cpu.itb.hits 6559368 # DTB hits +system.cpu.itb.inst_accesses 6566505 # ITB inst accesses +system.cpu.itb.inst_hits 6559368 # ITB inst hits +system.cpu.itb.inst_misses 7137 # ITB inst misses +system.cpu.itb.misses 7137 # DTB misses +system.cpu.itb.perms_faults 5235 # Number of TLB faults due to permissions restrictions system.cpu.itb.prefetch_faults 0 # Number of TLB faults due to prefetch system.cpu.itb.read_accesses 0 # DTB read accesses system.cpu.itb.read_hits 0 # DTB read hits @@ -508,37 +508,37 @@ system.cpu.itb.write_hits 0 # DT system.cpu.itb.write_misses 0 # DTB write misses system.cpu.kern.inst.arm 0 # number of arm instructions executed system.cpu.kern.inst.quiesce 0 # number of quiesce instructions executed -system.cpu.memDep0.conflictingLoads 3483 # Number of conflicting loads. -system.cpu.memDep0.conflictingStores 10121 # Number of conflicting stores. -system.cpu.memDep0.insertedLoads 12850597 # Number of loads inserted to the mem dependence unit. -system.cpu.memDep0.insertedStores 8736302 # Number of stores inserted to the mem dependence unit. -system.cpu.misc_regfile_reads 84311208 # number of misc regfile reads -system.cpu.misc_regfile_writes 505887 # number of misc regfile writes -system.cpu.numCycles 165334806 # number of cpu cycles simulated +system.cpu.memDep0.conflictingLoads 3427 # Number of conflicting loads. +system.cpu.memDep0.conflictingStores 9862 # Number of conflicting stores. +system.cpu.memDep0.insertedLoads 12848037 # Number of loads inserted to the mem dependence unit. +system.cpu.memDep0.insertedStores 8736360 # Number of stores inserted to the mem dependence unit. +system.cpu.misc_regfile_reads 84327441 # number of misc regfile reads +system.cpu.misc_regfile_writes 505947 # number of misc regfile writes +system.cpu.numCycles 165324982 # number of cpu cycles simulated system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed system.cpu.numWorkItemsStarted 0 # number of work items this cpu started -system.cpu.rename.RENAME:BlockCycles 33117946 # Number of cycles rename is blocking -system.cpu.rename.RENAME:CommittedMaps 36733346 # Number of HB maps that are committed -system.cpu.rename.RENAME:IQFullEvents 775449 # Number of times rename has blocked due to IQ full -system.cpu.rename.RENAME:IdleCycles 25568402 # Number of cycles rename is idle -system.cpu.rename.RENAME:LSQFullEvents 2466412 # Number of times rename has blocked due to LSQ full -system.cpu.rename.RENAME:ROBFullEvents 439285 # Number of times rename has blocked due to ROB full -system.cpu.rename.RENAME:RenameLookups 190546876 # Number of register rename lookups that rename has made -system.cpu.rename.RENAME:RenamedInsts 73646302 # Number of instructions processed by rename -system.cpu.rename.RENAME:RenamedOperands 53333432 # Number of destination operands rename has renamed -system.cpu.rename.RENAME:RunCycles 13047340 # Number of cycles rename is running -system.cpu.rename.RENAME:SquashCycles 2568818 # Number of cycles rename is squashing -system.cpu.rename.RENAME:UnblockCycles 5448397 # Number of cycles rename is unblocking -system.cpu.rename.RENAME:UndoneMaps 16600085 # Number of HB maps that are undone due to squashing -system.cpu.rename.RENAME:fp_rename_lookups 49406 # Number of floating rename lookups -system.cpu.rename.RENAME:int_rename_lookups 190497470 # Number of integer rename lookups -system.cpu.rename.RENAME:serializeStallCycles 16338820 # count of cycles rename stalled for serializing inst -system.cpu.rename.RENAME:serializingInsts 812667 # count of serializing insts renamed -system.cpu.rename.RENAME:skidInsts 14273675 # count of insts added to the skid buffer -system.cpu.rename.RENAME:tempSerializingInsts 662897 # count of temporary serializing insts renamed -system.cpu.rob.rob_reads 160028013 # The number of ROB reads -system.cpu.rob.rob_writes 139108925 # The number of ROB writes -system.cpu.timesIdled 1092643 # Number of times that the entire CPU went into an idle state and unscheduled itself +system.cpu.rename.RENAME:BlockCycles 33112132 # Number of cycles rename is blocking +system.cpu.rename.RENAME:CommittedMaps 36741742 # Number of HB maps that are committed +system.cpu.rename.RENAME:IQFullEvents 775024 # Number of times rename has blocked due to IQ full +system.cpu.rename.RENAME:IdleCycles 25585942 # Number of cycles rename is idle +system.cpu.rename.RENAME:LSQFullEvents 2464411 # Number of times rename has blocked due to LSQ full +system.cpu.rename.RENAME:ROBFullEvents 439406 # Number of times rename has blocked due to ROB full +system.cpu.rename.RENAME:RenameLookups 190546426 # Number of register rename lookups that rename has made +system.cpu.rename.RENAME:RenamedInsts 73652077 # Number of instructions processed by rename +system.cpu.rename.RENAME:RenamedOperands 53332963 # Number of destination operands rename has renamed +system.cpu.rename.RENAME:RunCycles 13017560 # Number of cycles rename is running +system.cpu.rename.RENAME:SquashCycles 2568567 # Number of cycles rename is squashing +system.cpu.rename.RENAME:UnblockCycles 5444932 # Number of cycles rename is unblocking +system.cpu.rename.RENAME:UndoneMaps 16591220 # Number of HB maps that are undone due to squashing +system.cpu.rename.RENAME:fp_rename_lookups 49319 # Number of floating rename lookups +system.cpu.rename.RENAME:int_rename_lookups 190497107 # Number of integer rename lookups +system.cpu.rename.RENAME:serializeStallCycles 16347118 # count of cycles rename stalled for serializing inst +system.cpu.rename.RENAME:serializingInsts 812559 # count of serializing insts renamed +system.cpu.rename.RENAME:skidInsts 14268469 # count of insts added to the skid buffer +system.cpu.rename.RENAME:tempSerializingInsts 662925 # count of temporary serializing insts renamed +system.cpu.rob.rob_reads 160015001 # The number of ROB reads +system.cpu.rob.rob_writes 139111158 # The number of ROB writes +system.cpu.timesIdled 1092841 # Number of times that the entire CPU went into an idle state and unscheduled itself system.iocache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked system.iocache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked system.iocache.avg_refs no_value # Average number of references to valid blocks. @@ -606,141 +606,141 @@ system.iocache.tagsinuse 0 # Cy system.iocache.total_refs 0 # Total number of references to valid blocks. system.iocache.warmup_cycle 0 # Cycle when the warmup percentage was hit. system.iocache.writebacks 0 # number of writebacks -system.l2c.ReadExReq_accesses::0 168856 # number of ReadExReq accesses(hits+misses) -system.l2c.ReadExReq_accesses::total 168856 # number of ReadExReq accesses(hits+misses) -system.l2c.ReadExReq_avg_miss_latency::0 52453.278430 # average ReadExReq miss latency +system.l2c.ReadExReq_accesses::0 168878 # number of ReadExReq accesses(hits+misses) +system.l2c.ReadExReq_accesses::total 168878 # number of ReadExReq accesses(hits+misses) +system.l2c.ReadExReq_avg_miss_latency::0 52453.870744 # average ReadExReq miss latency system.l2c.ReadExReq_avg_miss_latency::1 inf # average ReadExReq miss latency system.l2c.ReadExReq_avg_miss_latency::total inf # average ReadExReq miss latency -system.l2c.ReadExReq_avg_mshr_miss_latency 40012.348538 # average ReadExReq mshr miss latency -system.l2c.ReadExReq_hits::0 60908 # number of ReadExReq hits -system.l2c.ReadExReq_hits::total 60908 # number of ReadExReq hits -system.l2c.ReadExReq_miss_latency 5662226500 # number of ReadExReq miss cycles -system.l2c.ReadExReq_miss_rate::0 0.639290 # miss rate for ReadExReq accesses -system.l2c.ReadExReq_misses::0 107948 # number of ReadExReq misses -system.l2c.ReadExReq_misses::total 107948 # number of ReadExReq misses -system.l2c.ReadExReq_mshr_miss_latency 4319253000 # number of ReadExReq MSHR miss cycles -system.l2c.ReadExReq_mshr_miss_rate::0 0.639290 # mshr miss rate for ReadExReq accesses +system.l2c.ReadExReq_avg_mshr_miss_latency 40012.272411 # average ReadExReq mshr miss latency +system.l2c.ReadExReq_hits::0 60953 # number of ReadExReq hits +system.l2c.ReadExReq_hits::total 60953 # number of ReadExReq hits +system.l2c.ReadExReq_miss_latency 5661084000 # number of ReadExReq miss cycles +system.l2c.ReadExReq_miss_rate::0 0.639071 # miss rate for ReadExReq accesses +system.l2c.ReadExReq_misses::0 107925 # number of ReadExReq misses +system.l2c.ReadExReq_misses::total 107925 # number of ReadExReq misses +system.l2c.ReadExReq_mshr_miss_latency 4318324500 # number of ReadExReq MSHR miss cycles +system.l2c.ReadExReq_mshr_miss_rate::0 0.639071 # mshr miss rate for ReadExReq accesses system.l2c.ReadExReq_mshr_miss_rate::1 inf # mshr miss rate for ReadExReq accesses system.l2c.ReadExReq_mshr_miss_rate::total inf # mshr miss rate for ReadExReq accesses -system.l2c.ReadExReq_mshr_misses 107948 # number of ReadExReq MSHR misses -system.l2c.ReadReq_accesses::0 753810 # number of ReadReq accesses(hits+misses) -system.l2c.ReadReq_accesses::1 101430 # number of ReadReq accesses(hits+misses) -system.l2c.ReadReq_accesses::total 855240 # number of ReadReq accesses(hits+misses) -system.l2c.ReadReq_avg_miss_latency::0 52702.508435 # average ReadReq miss latency -system.l2c.ReadReq_avg_miss_latency::1 6230167.630058 # average ReadReq miss latency -system.l2c.ReadReq_avg_miss_latency::total 6282870.138493 # average ReadReq miss latency -system.l2c.ReadReq_avg_mshr_miss_latency 40041.091563 # average ReadReq mshr miss latency +system.l2c.ReadExReq_mshr_misses 107925 # number of ReadExReq MSHR misses +system.l2c.ReadReq_accesses::0 754907 # number of ReadReq accesses(hits+misses) +system.l2c.ReadReq_accesses::1 102462 # number of ReadReq accesses(hits+misses) +system.l2c.ReadReq_accesses::total 857369 # number of ReadReq accesses(hits+misses) +system.l2c.ReadReq_avg_miss_latency::0 52723.366686 # average ReadReq miss latency +system.l2c.ReadReq_avg_miss_latency::1 5971800 # average ReadReq miss latency +system.l2c.ReadReq_avg_miss_latency::total 6024523.366686 # average ReadReq miss latency +system.l2c.ReadReq_avg_mshr_miss_latency 40042.738791 # average ReadReq mshr miss latency system.l2c.ReadReq_avg_mshr_uncacheable_latency inf # average ReadReq mshr uncacheable latency -system.l2c.ReadReq_hits::0 733359 # number of ReadReq hits -system.l2c.ReadReq_hits::1 101257 # number of ReadReq hits -system.l2c.ReadReq_hits::total 834616 # number of ReadReq hits -system.l2c.ReadReq_miss_latency 1077819000 # number of ReadReq miss cycles -system.l2c.ReadReq_miss_rate::0 0.027130 # miss rate for ReadReq accesses -system.l2c.ReadReq_miss_rate::1 0.001706 # miss rate for ReadReq accesses -system.l2c.ReadReq_miss_rate::total 0.028836 # miss rate for ReadReq accesses -system.l2c.ReadReq_misses::0 20451 # number of ReadReq misses -system.l2c.ReadReq_misses::1 173 # number of ReadReq misses -system.l2c.ReadReq_misses::total 20624 # number of ReadReq misses +system.l2c.ReadReq_hits::0 734519 # number of ReadReq hits +system.l2c.ReadReq_hits::1 102282 # number of ReadReq hits +system.l2c.ReadReq_hits::total 836801 # number of ReadReq hits +system.l2c.ReadReq_miss_latency 1074924000 # number of ReadReq miss cycles +system.l2c.ReadReq_miss_rate::0 0.027007 # miss rate for ReadReq accesses +system.l2c.ReadReq_miss_rate::1 0.001757 # miss rate for ReadReq accesses +system.l2c.ReadReq_miss_rate::total 0.028764 # miss rate for ReadReq accesses +system.l2c.ReadReq_misses::0 20388 # number of ReadReq misses +system.l2c.ReadReq_misses::1 180 # number of ReadReq misses +system.l2c.ReadReq_misses::total 20568 # number of ReadReq misses system.l2c.ReadReq_mshr_hits 48 # number of ReadReq MSHR hits -system.l2c.ReadReq_mshr_miss_latency 823885500 # number of ReadReq MSHR miss cycles -system.l2c.ReadReq_mshr_miss_rate::0 0.027296 # mshr miss rate for ReadReq accesses -system.l2c.ReadReq_mshr_miss_rate::1 0.202859 # mshr miss rate for ReadReq accesses -system.l2c.ReadReq_mshr_miss_rate::total 0.230155 # mshr miss rate for ReadReq accesses -system.l2c.ReadReq_mshr_misses 20576 # number of ReadReq MSHR misses -system.l2c.ReadReq_mshr_uncacheable_latency 28941115500 # number of ReadReq MSHR uncacheable cycles -system.l2c.UpgradeReq_accesses::0 1732 # number of UpgradeReq accesses(hits+misses) -system.l2c.UpgradeReq_accesses::total 1732 # number of UpgradeReq accesses(hits+misses) -system.l2c.UpgradeReq_avg_miss_latency::0 396.713615 # average UpgradeReq miss latency +system.l2c.ReadReq_mshr_miss_latency 821677000 # number of ReadReq MSHR miss cycles +system.l2c.ReadReq_mshr_miss_rate::0 0.027182 # mshr miss rate for ReadReq accesses +system.l2c.ReadReq_mshr_miss_rate::1 0.200269 # mshr miss rate for ReadReq accesses +system.l2c.ReadReq_mshr_miss_rate::total 0.227452 # mshr miss rate for ReadReq accesses +system.l2c.ReadReq_mshr_misses 20520 # number of ReadReq MSHR misses +system.l2c.ReadReq_mshr_uncacheable_latency 28942557500 # number of ReadReq MSHR uncacheable cycles +system.l2c.UpgradeReq_accesses::0 1743 # number of UpgradeReq accesses(hits+misses) +system.l2c.UpgradeReq_accesses::total 1743 # number of UpgradeReq accesses(hits+misses) +system.l2c.UpgradeReq_avg_miss_latency::0 399.055490 # average UpgradeReq miss latency system.l2c.UpgradeReq_avg_miss_latency::1 inf # average UpgradeReq miss latency system.l2c.UpgradeReq_avg_miss_latency::total inf # average UpgradeReq miss latency system.l2c.UpgradeReq_avg_mshr_miss_latency 40000 # average UpgradeReq mshr miss latency -system.l2c.UpgradeReq_hits::0 28 # number of UpgradeReq hits -system.l2c.UpgradeReq_hits::total 28 # number of UpgradeReq hits +system.l2c.UpgradeReq_hits::0 49 # number of UpgradeReq hits +system.l2c.UpgradeReq_hits::total 49 # number of UpgradeReq hits system.l2c.UpgradeReq_miss_latency 676000 # number of UpgradeReq miss cycles -system.l2c.UpgradeReq_miss_rate::0 0.983834 # miss rate for UpgradeReq accesses -system.l2c.UpgradeReq_misses::0 1704 # number of UpgradeReq misses -system.l2c.UpgradeReq_misses::total 1704 # number of UpgradeReq misses -system.l2c.UpgradeReq_mshr_miss_latency 68160000 # number of UpgradeReq MSHR miss cycles -system.l2c.UpgradeReq_mshr_miss_rate::0 0.983834 # mshr miss rate for UpgradeReq accesses +system.l2c.UpgradeReq_miss_rate::0 0.971888 # miss rate for UpgradeReq accesses +system.l2c.UpgradeReq_misses::0 1694 # number of UpgradeReq misses +system.l2c.UpgradeReq_misses::total 1694 # number of UpgradeReq misses +system.l2c.UpgradeReq_mshr_miss_latency 67760000 # number of UpgradeReq MSHR miss cycles +system.l2c.UpgradeReq_mshr_miss_rate::0 0.971888 # mshr miss rate for UpgradeReq accesses system.l2c.UpgradeReq_mshr_miss_rate::1 inf # mshr miss rate for UpgradeReq accesses system.l2c.UpgradeReq_mshr_miss_rate::total inf # mshr miss rate for UpgradeReq accesses -system.l2c.UpgradeReq_mshr_misses 1704 # number of UpgradeReq MSHR misses +system.l2c.UpgradeReq_mshr_misses 1694 # number of UpgradeReq MSHR misses system.l2c.WriteReq_avg_mshr_uncacheable_latency inf # average WriteReq mshr uncacheable latency -system.l2c.WriteReq_mshr_uncacheable_latency 745824450 # number of WriteReq MSHR uncacheable cycles -system.l2c.Writeback_accesses::0 432494 # number of Writeback accesses(hits+misses) -system.l2c.Writeback_accesses::total 432494 # number of Writeback accesses(hits+misses) -system.l2c.Writeback_hits::0 432494 # number of Writeback hits -system.l2c.Writeback_hits::total 432494 # number of Writeback hits +system.l2c.WriteReq_mshr_uncacheable_latency 745944450 # number of WriteReq MSHR uncacheable cycles +system.l2c.Writeback_accesses::0 432875 # number of Writeback accesses(hits+misses) +system.l2c.Writeback_accesses::total 432875 # number of Writeback accesses(hits+misses) +system.l2c.Writeback_hits::0 432875 # number of Writeback hits +system.l2c.Writeback_hits::total 432875 # number of Writeback hits system.l2c.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked system.l2c.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked -system.l2c.avg_refs 8.116644 # Average number of references to valid blocks. +system.l2c.avg_refs 8.172694 # Average number of references to valid blocks. system.l2c.blocked::no_mshrs 0 # number of cycles access was blocked system.l2c.blocked::no_targets 0 # number of cycles access was blocked system.l2c.blocked_cycles::no_mshrs 0 # number of cycles access was blocked system.l2c.blocked_cycles::no_targets 0 # number of cycles access was blocked system.l2c.cache_copies 0 # number of cache copies performed -system.l2c.demand_accesses::0 922666 # number of demand (read+write) accesses -system.l2c.demand_accesses::1 101430 # number of demand (read+write) accesses -system.l2c.demand_accesses::total 1024096 # number of demand (read+write) accesses -system.l2c.demand_avg_miss_latency::0 52492.975023 # average overall miss latency -system.l2c.demand_avg_miss_latency::1 38959800.578035 # average overall miss latency -system.l2c.demand_avg_miss_latency::total 39012293.553058 # average overall miss latency -system.l2c.demand_avg_mshr_miss_latency 40016.950142 # average overall mshr miss latency -system.l2c.demand_hits::0 794267 # number of demand (read+write) hits -system.l2c.demand_hits::1 101257 # number of demand (read+write) hits -system.l2c.demand_hits::total 895524 # number of demand (read+write) hits -system.l2c.demand_miss_latency 6740045500 # number of demand (read+write) miss cycles -system.l2c.demand_miss_rate::0 0.139161 # miss rate for demand accesses -system.l2c.demand_miss_rate::1 0.001706 # miss rate for demand accesses -system.l2c.demand_miss_rate::total 0.140866 # miss rate for demand accesses -system.l2c.demand_misses::0 128399 # number of demand (read+write) misses -system.l2c.demand_misses::1 173 # number of demand (read+write) misses -system.l2c.demand_misses::total 128572 # number of demand (read+write) misses +system.l2c.demand_accesses::0 923785 # number of demand (read+write) accesses +system.l2c.demand_accesses::1 102462 # number of demand (read+write) accesses +system.l2c.demand_accesses::total 1026247 # number of demand (read+write) accesses +system.l2c.demand_avg_miss_latency::0 52496.691684 # average overall miss latency +system.l2c.demand_avg_miss_latency::1 37422266.666667 # average overall miss latency +system.l2c.demand_avg_miss_latency::total 37474763.358350 # average overall miss latency +system.l2c.demand_avg_mshr_miss_latency 40017.139632 # average overall mshr miss latency +system.l2c.demand_hits::0 795472 # number of demand (read+write) hits +system.l2c.demand_hits::1 102282 # number of demand (read+write) hits +system.l2c.demand_hits::total 897754 # number of demand (read+write) hits +system.l2c.demand_miss_latency 6736008000 # number of demand (read+write) miss cycles +system.l2c.demand_miss_rate::0 0.138899 # miss rate for demand accesses +system.l2c.demand_miss_rate::1 0.001757 # miss rate for demand accesses +system.l2c.demand_miss_rate::total 0.140656 # miss rate for demand accesses +system.l2c.demand_misses::0 128313 # number of demand (read+write) misses +system.l2c.demand_misses::1 180 # number of demand (read+write) misses +system.l2c.demand_misses::total 128493 # number of demand (read+write) misses system.l2c.demand_mshr_hits 48 # number of demand (read+write) MSHR hits -system.l2c.demand_mshr_miss_latency 5143138500 # number of demand (read+write) MSHR miss cycles -system.l2c.demand_mshr_miss_rate::0 0.139296 # mshr miss rate for demand accesses -system.l2c.demand_mshr_miss_rate::1 1.267120 # mshr miss rate for demand accesses -system.l2c.demand_mshr_miss_rate::total 1.406417 # mshr miss rate for demand accesses -system.l2c.demand_mshr_misses 128524 # number of demand (read+write) MSHR misses +system.l2c.demand_mshr_miss_latency 5140001500 # number of demand (read+write) MSHR miss cycles +system.l2c.demand_mshr_miss_rate::0 0.139042 # mshr miss rate for demand accesses +system.l2c.demand_mshr_miss_rate::1 1.253587 # mshr miss rate for demand accesses +system.l2c.demand_mshr_miss_rate::total 1.392629 # mshr miss rate for demand accesses +system.l2c.demand_mshr_misses 128445 # number of demand (read+write) MSHR misses system.l2c.fast_writes 0 # number of fast writes performed system.l2c.mshr_cap_events 0 # number of times MSHR cap was activated system.l2c.no_allocate_misses 0 # Number of misses that were no-allocate -system.l2c.occ_%::0 0.099484 # Average percentage of cache occupancy -system.l2c.occ_%::1 0.481769 # Average percentage of cache occupancy -system.l2c.occ_blocks::0 6519.756785 # Average occupied blocks per context -system.l2c.occ_blocks::1 31573.183682 # Average occupied blocks per context -system.l2c.overall_accesses::0 922666 # number of overall (read+write) accesses -system.l2c.overall_accesses::1 101430 # number of overall (read+write) accesses -system.l2c.overall_accesses::total 1024096 # number of overall (read+write) accesses -system.l2c.overall_avg_miss_latency::0 52492.975023 # average overall miss latency -system.l2c.overall_avg_miss_latency::1 38959800.578035 # average overall miss latency -system.l2c.overall_avg_miss_latency::total 39012293.553058 # average overall miss latency -system.l2c.overall_avg_mshr_miss_latency 40016.950142 # average overall mshr miss latency +system.l2c.occ_%::0 0.099470 # Average percentage of cache occupancy +system.l2c.occ_%::1 0.481649 # Average percentage of cache occupancy +system.l2c.occ_blocks::0 6518.840874 # Average occupied blocks per context +system.l2c.occ_blocks::1 31565.358061 # Average occupied blocks per context +system.l2c.overall_accesses::0 923785 # number of overall (read+write) accesses +system.l2c.overall_accesses::1 102462 # number of overall (read+write) accesses +system.l2c.overall_accesses::total 1026247 # number of overall (read+write) accesses +system.l2c.overall_avg_miss_latency::0 52496.691684 # average overall miss latency +system.l2c.overall_avg_miss_latency::1 37422266.666667 # average overall miss latency +system.l2c.overall_avg_miss_latency::total 37474763.358350 # average overall miss latency +system.l2c.overall_avg_mshr_miss_latency 40017.139632 # average overall mshr miss latency system.l2c.overall_avg_mshr_uncacheable_latency inf # average overall mshr uncacheable latency -system.l2c.overall_hits::0 794267 # number of overall hits -system.l2c.overall_hits::1 101257 # number of overall hits -system.l2c.overall_hits::total 895524 # number of overall hits -system.l2c.overall_miss_latency 6740045500 # number of overall miss cycles -system.l2c.overall_miss_rate::0 0.139161 # miss rate for overall accesses -system.l2c.overall_miss_rate::1 0.001706 # miss rate for overall accesses -system.l2c.overall_miss_rate::total 0.140866 # miss rate for overall accesses -system.l2c.overall_misses::0 128399 # number of overall misses -system.l2c.overall_misses::1 173 # number of overall misses -system.l2c.overall_misses::total 128572 # number of overall misses +system.l2c.overall_hits::0 795472 # number of overall hits +system.l2c.overall_hits::1 102282 # number of overall hits +system.l2c.overall_hits::total 897754 # number of overall hits +system.l2c.overall_miss_latency 6736008000 # number of overall miss cycles +system.l2c.overall_miss_rate::0 0.138899 # miss rate for overall accesses +system.l2c.overall_miss_rate::1 0.001757 # miss rate for overall accesses +system.l2c.overall_miss_rate::total 0.140656 # miss rate for overall accesses +system.l2c.overall_misses::0 128313 # number of overall misses +system.l2c.overall_misses::1 180 # number of overall misses +system.l2c.overall_misses::total 128493 # number of overall misses system.l2c.overall_mshr_hits 48 # number of overall MSHR hits -system.l2c.overall_mshr_miss_latency 5143138500 # number of overall MSHR miss cycles -system.l2c.overall_mshr_miss_rate::0 0.139296 # mshr miss rate for overall accesses -system.l2c.overall_mshr_miss_rate::1 1.267120 # mshr miss rate for overall accesses -system.l2c.overall_mshr_miss_rate::total 1.406417 # mshr miss rate for overall accesses -system.l2c.overall_mshr_misses 128524 # number of overall MSHR misses -system.l2c.overall_mshr_uncacheable_latency 29686939950 # number of overall MSHR uncacheable cycles +system.l2c.overall_mshr_miss_latency 5140001500 # number of overall MSHR miss cycles +system.l2c.overall_mshr_miss_rate::0 0.139042 # mshr miss rate for overall accesses +system.l2c.overall_mshr_miss_rate::1 1.253587 # mshr miss rate for overall accesses +system.l2c.overall_mshr_miss_rate::total 1.392629 # mshr miss rate for overall accesses +system.l2c.overall_mshr_misses 128445 # number of overall MSHR misses +system.l2c.overall_mshr_uncacheable_latency 29688501950 # number of overall MSHR uncacheable cycles system.l2c.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses -system.l2c.replacements 94736 # number of replacements -system.l2c.sampled_refs 127028 # Sample count of references to valid blocks. +system.l2c.replacements 94647 # number of replacements +system.l2c.sampled_refs 126947 # Sample count of references to valid blocks. system.l2c.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions -system.l2c.tagsinuse 38092.940467 # Cycle average of tags in use -system.l2c.total_refs 1031041 # Total number of references to valid blocks. +system.l2c.tagsinuse 38084.198936 # Cycle average of tags in use +system.l2c.total_refs 1037499 # Total number of references to valid blocks. system.l2c.warmup_cycle 0 # Cycle when the warmup percentage was hit. -system.l2c.writebacks 87630 # number of writebacks +system.l2c.writebacks 87563 # number of writebacks ---------- End Simulation Statistics ---------- diff --git a/tests/long/10.linux-boot/ref/arm/linux/realview-o3/system.terminal b/tests/long/10.linux-boot/ref/arm/linux/realview-o3/system.terminal index 855723281..3d9759fde 100644 Binary files a/tests/long/10.linux-boot/ref/arm/linux/realview-o3/system.terminal and b/tests/long/10.linux-boot/ref/arm/linux/realview-o3/system.terminal differ diff --git a/tests/quick/10.linux-boot/ref/arm/linux/realview-simple-atomic/config.ini b/tests/quick/10.linux-boot/ref/arm/linux/realview-simple-atomic/config.ini index 9699a97a6..22389fff7 100644 --- a/tests/quick/10.linux-boot/ref/arm/linux/realview-simple-atomic/config.ini +++ b/tests/quick/10.linux-boot/ref/arm/linux/realview-simple-atomic/config.ini @@ -9,7 +9,7 @@ time_sync_spin_threshold=100000000 type=LinuxArmSystem children=bridge cpu diskmem intrctrl iobus iocache l2c membus physmem realview terminal toL2Bus vncserver boot_cpu_frequency=500 -boot_osflags=earlyprintk mem=128MB console=ttyAMA0 lpj=19988480 norandmaps slram=slram0,0x8000000,+0x8000000 mtdparts=slram0:- rw loglevel=8 root=/dev/mtdblock0 +boot_osflags=earlyprintk console=ttyAMA0 lpj=19988480 norandmaps rw loglevel=8 mem=128MB slram=slram0,0x8000000,+0x8000000 mtdparts=slram0:- root=/dev/mtdblock0 init_param=0 kernel=/chips/pd/randd/dist/binaries/vmlinux.arm load_addr_mask=268435455 @@ -189,7 +189,7 @@ clock=1000 header_cycles=1 use_default_range=false width=64 -port=system.bridge.side_a system.realview.uart.pio system.realview.realview_io.pio system.realview.timer0.pio system.realview.timer1.pio system.realview.clcd.pio system.realview.kmi0.pio system.realview.kmi1.pio system.realview.dmac_fake.pio system.realview.uart1_fake.pio system.realview.uart2_fake.pio system.realview.uart3_fake.pio system.realview.smc_fake.pio system.realview.sp810_fake.pio system.realview.watchdog_fake.pio system.realview.gpio0_fake.pio system.realview.gpio1_fake.pio system.realview.gpio2_fake.pio system.realview.ssp_fake.pio system.realview.sci_fake.pio system.realview.aaci_fake.pio system.realview.mmc_fake.pio system.realview.rtc_fake.pio system.realview.flash_fake.pio system.realview.cf0_fake.pio system.iocache.cpu_side system.realview.clcd.dma +port=system.bridge.side_a system.realview.uart.pio system.realview.realview_io.pio system.realview.timer0.pio system.realview.timer1.pio system.realview.clcd.pio system.realview.kmi0.pio system.realview.kmi1.pio system.realview.cf_ctrl.pio system.realview.dmac_fake.pio system.realview.uart1_fake.pio system.realview.uart2_fake.pio system.realview.uart3_fake.pio system.realview.smc_fake.pio system.realview.sp810_fake.pio system.realview.watchdog_fake.pio system.realview.gpio0_fake.pio system.realview.gpio1_fake.pio system.realview.gpio2_fake.pio system.realview.ssp_fake.pio system.realview.sci_fake.pio system.realview.aaci_fake.pio system.realview.mmc_fake.pio system.realview.rtc_fake.pio system.realview.flash_fake.pio system.iocache.cpu_side system.realview.cf_ctrl.config system.realview.cf_ctrl.dma system.realview.clcd.dma [system.iocache] type=BaseCache @@ -295,7 +295,7 @@ port=system.membus.port[2] [system.realview] type=RealView -children=aaci_fake cf0_fake clcd dmac_fake flash_fake gic gpio0_fake gpio1_fake gpio2_fake kmi0 kmi1 l2x0_fake mmc_fake realview_io rtc_fake sci_fake smc_fake sp810_fake ssp_fake timer0 timer1 uart uart1_fake uart2_fake uart3_fake watchdog_fake +children=aaci_fake cf_ctrl clcd dmac_fake flash_fake gic gpio0_fake gpio1_fake gpio2_fake kmi0 kmi1 l2x0_fake mmc_fake realview_io rtc_fake sci_fake smc_fake sp810_fake ssp_fake timer0 timer1 uart uart1_fake uart2_fake uart3_fake watchdog_fake intrctrl=system.intrctrl system=system @@ -307,23 +307,63 @@ pio_addr=268451840 pio_latency=1000 platform=system.realview system=system -pio=system.iobus.port[20] +pio=system.iobus.port[21] -[system.realview.cf0_fake] -type=IsaFake -pio_addr=402653184 +[system.realview.cf_ctrl] +type=IdeController +BAR0=402653184 +BAR0LegacyIO=true +BAR0Size=16 +BAR1=402653440 +BAR1LegacyIO=true +BAR1Size=1 +BAR2=1 +BAR2LegacyIO=false +BAR2Size=8 +BAR3=1 +BAR3LegacyIO=false +BAR3Size=4 +BAR4=1 +BAR4LegacyIO=false +BAR4Size=16 +BAR5=1 +BAR5LegacyIO=false +BAR5Size=0 +BIST=0 +CacheLineSize=0 +CardbusCIS=0 +ClassCode=1 +Command=1 +DeviceID=28945 +ExpansionROM=0 +HeaderType=0 +InterruptLine=31 +InterruptPin=1 +LatencyTimer=0 +MaximumLatency=0 +MinimumGrant=0 +ProgIF=133 +Revision=0 +Status=640 +SubClassCode=1 +SubsystemID=0 +SubsystemVendorID=0 +VendorID=32902 +config_latency=20000 +ctrl_offset=2 +disks= +io_shift=1 +max_backoff_delay=10000000 +min_backoff_delay=4000 +pci_bus=0 +pci_dev=0 +pci_func=0 pio_latency=1000 -pio_size=4095 platform=system.realview -ret_bad_addr=false -ret_data16=65535 -ret_data32=4294967295 -ret_data64=18446744073709551615 -ret_data8=255 system=system -update_data=false -warn_access= -pio=system.iobus.port[24] +config=system.iobus.port[26] +dma=system.iobus.port[27] +pio=system.iobus.port[8] [system.realview.clcd] type=Pl111 @@ -338,7 +378,7 @@ pio_latency=10000 platform=system.realview system=system vnc=system.vncserver -dma=system.iobus.port[26] +dma=system.iobus.port[28] pio=system.iobus.port[5] [system.realview.dmac_fake] @@ -349,7 +389,7 @@ pio_addr=268632064 pio_latency=1000 platform=system.realview system=system -pio=system.iobus.port[8] +pio=system.iobus.port[9] [system.realview.flash_fake] type=IsaFake @@ -365,7 +405,7 @@ ret_data8=255 system=system update_data=false warn_access= -pio=system.iobus.port[23] +pio=system.iobus.port[24] [system.realview.gic] type=Gic @@ -386,7 +426,7 @@ pio_addr=268513280 pio_latency=1000 platform=system.realview system=system -pio=system.iobus.port[15] +pio=system.iobus.port[16] [system.realview.gpio1_fake] type=AmbaFake @@ -396,7 +436,7 @@ pio_addr=268517376 pio_latency=1000 platform=system.realview system=system -pio=system.iobus.port[16] +pio=system.iobus.port[17] [system.realview.gpio2_fake] type=AmbaFake @@ -406,7 +446,7 @@ pio_addr=268521472 pio_latency=1000 platform=system.realview system=system -pio=system.iobus.port[17] +pio=system.iobus.port[18] [system.realview.kmi0] type=Pl050 @@ -460,7 +500,7 @@ pio_addr=268455936 pio_latency=1000 platform=system.realview system=system -pio=system.iobus.port[21] +pio=system.iobus.port[22] [system.realview.realview_io] type=RealViewCtrl @@ -479,7 +519,7 @@ pio_addr=268529664 pio_latency=1000 platform=system.realview system=system -pio=system.iobus.port[22] +pio=system.iobus.port[23] [system.realview.sci_fake] type=AmbaFake @@ -489,7 +529,7 @@ pio_addr=268492800 pio_latency=1000 platform=system.realview system=system -pio=system.iobus.port[19] +pio=system.iobus.port[20] [system.realview.smc_fake] type=AmbaFake @@ -499,7 +539,7 @@ pio_addr=269357056 pio_latency=1000 platform=system.realview system=system -pio=system.iobus.port[12] +pio=system.iobus.port[13] [system.realview.sp810_fake] type=AmbaFake @@ -509,7 +549,7 @@ pio_addr=268439552 pio_latency=1000 platform=system.realview system=system -pio=system.iobus.port[13] +pio=system.iobus.port[14] [system.realview.ssp_fake] type=AmbaFake @@ -519,7 +559,7 @@ pio_addr=268488704 pio_latency=1000 platform=system.realview system=system -pio=system.iobus.port[18] +pio=system.iobus.port[19] [system.realview.timer0] type=Sp804 @@ -570,7 +610,7 @@ pio_addr=268476416 pio_latency=1000 platform=system.realview system=system -pio=system.iobus.port[9] +pio=system.iobus.port[10] [system.realview.uart2_fake] type=AmbaFake @@ -580,7 +620,7 @@ pio_addr=268480512 pio_latency=1000 platform=system.realview system=system -pio=system.iobus.port[10] +pio=system.iobus.port[11] [system.realview.uart3_fake] type=AmbaFake @@ -590,7 +630,7 @@ pio_addr=268484608 pio_latency=1000 platform=system.realview system=system -pio=system.iobus.port[11] +pio=system.iobus.port[12] [system.realview.watchdog_fake] type=AmbaFake @@ -600,7 +640,7 @@ pio_addr=268500992 pio_latency=1000 platform=system.realview system=system -pio=system.iobus.port[14] +pio=system.iobus.port[15] [system.terminal] type=Terminal diff --git a/tests/quick/10.linux-boot/ref/arm/linux/realview-simple-atomic/simout b/tests/quick/10.linux-boot/ref/arm/linux/realview-simple-atomic/simout index 55937ba29..fcaeba8a4 100755 --- a/tests/quick/10.linux-boot/ref/arm/linux/realview-simple-atomic/simout +++ b/tests/quick/10.linux-boot/ref/arm/linux/realview-simple-atomic/simout @@ -5,11 +5,11 @@ The Regents of The University of Michigan All Rights Reserved -M5 compiled Mar 31 2011 10:39:48 -M5 started Mar 31 2011 10:41:48 +M5 compiled Apr 4 2011 11:17:23 +M5 started Apr 4 2011 11:17:27 M5 executing on u200439-lin.austin.arm.com command line: build/ARM_FS/m5.opt -d build/ARM_FS/tests/opt/quick/10.linux-boot/arm/linux/realview-simple-atomic -re tests/run.py build/ARM_FS/tests/opt/quick/10.linux-boot/arm/linux/realview-simple-atomic Global frequency set at 1000000000000 ticks per second info: kernel located at: /chips/pd/randd/dist/binaries/vmlinux.arm info: Entering event queue @ 0. Starting simulation... -Exiting @ tick 26404802500 because m5_exit instruction encountered +Exiting @ tick 26405524500 because m5_exit instruction encountered diff --git a/tests/quick/10.linux-boot/ref/arm/linux/realview-simple-atomic/stats.txt b/tests/quick/10.linux-boot/ref/arm/linux/realview-simple-atomic/stats.txt index f07a8b73e..ef25e7d53 100644 --- a/tests/quick/10.linux-boot/ref/arm/linux/realview-simple-atomic/stats.txt +++ b/tests/quick/10.linux-boot/ref/arm/linux/realview-simple-atomic/stats.txt @@ -1,63 +1,63 @@ ---------- Begin Simulation Statistics ---------- -host_inst_rate 2149518 # Simulator instruction rate (inst/s) -host_mem_usage 377184 # Number of bytes of host memory used -host_seconds 24.24 # Real time elapsed on the host -host_tick_rate 1089414447 # Simulator tick rate (ticks/s) +host_inst_rate 1925695 # Simulator instruction rate (inst/s) +host_mem_usage 381972 # Number of bytes of host memory used +host_seconds 27.06 # Real time elapsed on the host +host_tick_rate 975977117 # Simulator tick rate (ticks/s) sim_freq 1000000000000 # Frequency of simulated ticks -sim_insts 52098748 # Number of instructions simulated -sim_seconds 0.026405 # Number of seconds simulated -sim_ticks 26404802500 # Number of ticks simulated +sim_insts 52100192 # Number of instructions simulated +sim_seconds 0.026406 # Number of seconds simulated +sim_ticks 26405524500 # Number of ticks simulated system.cpu.dcache.LoadLockedReq_accesses::0 100461 # number of LoadLockedReq accesses(hits+misses) system.cpu.dcache.LoadLockedReq_accesses::total 100461 # number of LoadLockedReq accesses(hits+misses) -system.cpu.dcache.LoadLockedReq_hits::0 95295 # number of LoadLockedReq hits -system.cpu.dcache.LoadLockedReq_hits::total 95295 # number of LoadLockedReq hits -system.cpu.dcache.LoadLockedReq_miss_rate::0 0.051423 # miss rate for LoadLockedReq accesses -system.cpu.dcache.LoadLockedReq_misses::0 5166 # number of LoadLockedReq misses -system.cpu.dcache.LoadLockedReq_misses::total 5166 # number of LoadLockedReq misses -system.cpu.dcache.ReadReq_accesses::0 7831304 # number of ReadReq accesses(hits+misses) -system.cpu.dcache.ReadReq_accesses::total 7831304 # number of ReadReq accesses(hits+misses) -system.cpu.dcache.ReadReq_hits::0 7594731 # number of ReadReq hits -system.cpu.dcache.ReadReq_hits::total 7594731 # number of ReadReq hits -system.cpu.dcache.ReadReq_miss_rate::0 0.030209 # miss rate for ReadReq accesses -system.cpu.dcache.ReadReq_misses::0 236573 # number of ReadReq misses -system.cpu.dcache.ReadReq_misses::total 236573 # number of ReadReq misses +system.cpu.dcache.LoadLockedReq_hits::0 95296 # number of LoadLockedReq hits +system.cpu.dcache.LoadLockedReq_hits::total 95296 # number of LoadLockedReq hits +system.cpu.dcache.LoadLockedReq_miss_rate::0 0.051413 # miss rate for LoadLockedReq accesses +system.cpu.dcache.LoadLockedReq_misses::0 5165 # number of LoadLockedReq misses +system.cpu.dcache.LoadLockedReq_misses::total 5165 # number of LoadLockedReq misses +system.cpu.dcache.ReadReq_accesses::0 7831528 # number of ReadReq accesses(hits+misses) +system.cpu.dcache.ReadReq_accesses::total 7831528 # number of ReadReq accesses(hits+misses) +system.cpu.dcache.ReadReq_hits::0 7594963 # number of ReadReq hits +system.cpu.dcache.ReadReq_hits::total 7594963 # number of ReadReq hits +system.cpu.dcache.ReadReq_miss_rate::0 0.030207 # miss rate for ReadReq accesses +system.cpu.dcache.ReadReq_misses::0 236565 # number of ReadReq misses +system.cpu.dcache.ReadReq_misses::total 236565 # number of ReadReq misses system.cpu.dcache.StoreCondReq_accesses::0 100460 # number of StoreCondReq accesses(hits+misses) system.cpu.dcache.StoreCondReq_accesses::total 100460 # number of StoreCondReq accesses(hits+misses) system.cpu.dcache.StoreCondReq_hits::0 100460 # number of StoreCondReq hits system.cpu.dcache.StoreCondReq_hits::total 100460 # number of StoreCondReq hits -system.cpu.dcache.WriteReq_accesses::0 6676835 # number of WriteReq accesses(hits+misses) -system.cpu.dcache.WriteReq_accesses::total 6676835 # number of WriteReq accesses(hits+misses) -system.cpu.dcache.WriteReq_hits::0 6504601 # number of WriteReq hits -system.cpu.dcache.WriteReq_hits::total 6504601 # number of WriteReq hits -system.cpu.dcache.WriteReq_miss_rate::0 0.025796 # miss rate for WriteReq accesses -system.cpu.dcache.WriteReq_misses::0 172234 # number of WriteReq misses -system.cpu.dcache.WriteReq_misses::total 172234 # number of WriteReq misses +system.cpu.dcache.WriteReq_accesses::0 6676897 # number of WriteReq accesses(hits+misses) +system.cpu.dcache.WriteReq_accesses::total 6676897 # number of WriteReq accesses(hits+misses) +system.cpu.dcache.WriteReq_hits::0 6504656 # number of WriteReq hits +system.cpu.dcache.WriteReq_hits::total 6504656 # number of WriteReq hits +system.cpu.dcache.WriteReq_miss_rate::0 0.025797 # miss rate for WriteReq accesses +system.cpu.dcache.WriteReq_misses::0 172241 # number of WriteReq misses +system.cpu.dcache.WriteReq_misses::total 172241 # number of WriteReq misses system.cpu.dcache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked system.cpu.dcache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked -system.cpu.dcache.avg_refs 34.689734 # Average number of references to valid blocks. +system.cpu.dcache.avg_refs 34.690601 # Average number of references to valid blocks. system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked system.cpu.dcache.cache_copies 0 # number of cache copies performed -system.cpu.dcache.demand_accesses::0 14508139 # number of demand (read+write) accesses +system.cpu.dcache.demand_accesses::0 14508425 # number of demand (read+write) accesses system.cpu.dcache.demand_accesses::1 0 # number of demand (read+write) accesses -system.cpu.dcache.demand_accesses::total 14508139 # number of demand (read+write) accesses +system.cpu.dcache.demand_accesses::total 14508425 # number of demand (read+write) accesses system.cpu.dcache.demand_avg_miss_latency::0 0 # average overall miss latency system.cpu.dcache.demand_avg_miss_latency::1 no_value # average overall miss latency system.cpu.dcache.demand_avg_miss_latency::total no_value # average overall miss latency system.cpu.dcache.demand_avg_mshr_miss_latency no_value # average overall mshr miss latency -system.cpu.dcache.demand_hits::0 14099332 # number of demand (read+write) hits +system.cpu.dcache.demand_hits::0 14099619 # number of demand (read+write) hits system.cpu.dcache.demand_hits::1 0 # number of demand (read+write) hits -system.cpu.dcache.demand_hits::total 14099332 # number of demand (read+write) hits +system.cpu.dcache.demand_hits::total 14099619 # number of demand (read+write) hits system.cpu.dcache.demand_miss_latency 0 # number of demand (read+write) miss cycles -system.cpu.dcache.demand_miss_rate::0 0.028178 # miss rate for demand accesses +system.cpu.dcache.demand_miss_rate::0 0.028177 # miss rate for demand accesses system.cpu.dcache.demand_miss_rate::1 no_value # miss rate for demand accesses system.cpu.dcache.demand_miss_rate::total no_value # miss rate for demand accesses -system.cpu.dcache.demand_misses::0 408807 # number of demand (read+write) misses +system.cpu.dcache.demand_misses::0 408806 # number of demand (read+write) misses system.cpu.dcache.demand_misses::1 0 # number of demand (read+write) misses -system.cpu.dcache.demand_misses::total 408807 # number of demand (read+write) misses +system.cpu.dcache.demand_misses::total 408806 # number of demand (read+write) misses system.cpu.dcache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits system.cpu.dcache.demand_mshr_miss_latency 0 # number of demand (read+write) MSHR miss cycles system.cpu.dcache.demand_mshr_miss_rate::0 0 # mshr miss rate for demand accesses @@ -68,25 +68,25 @@ system.cpu.dcache.fast_writes 0 # nu system.cpu.dcache.mshr_cap_events 0 # number of times MSHR cap was activated system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate system.cpu.dcache.occ_%::0 0.999487 # Average percentage of cache occupancy -system.cpu.dcache.occ_blocks::0 511.737179 # Average occupied blocks per context -system.cpu.dcache.overall_accesses::0 14508139 # number of overall (read+write) accesses +system.cpu.dcache.occ_blocks::0 511.737186 # Average occupied blocks per context +system.cpu.dcache.overall_accesses::0 14508425 # number of overall (read+write) accesses system.cpu.dcache.overall_accesses::1 0 # number of overall (read+write) accesses -system.cpu.dcache.overall_accesses::total 14508139 # number of overall (read+write) accesses +system.cpu.dcache.overall_accesses::total 14508425 # number of overall (read+write) accesses system.cpu.dcache.overall_avg_miss_latency::0 0 # average overall miss latency system.cpu.dcache.overall_avg_miss_latency::1 no_value # average overall miss latency system.cpu.dcache.overall_avg_miss_latency::total no_value # average overall miss latency system.cpu.dcache.overall_avg_mshr_miss_latency no_value # average overall mshr miss latency system.cpu.dcache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency -system.cpu.dcache.overall_hits::0 14099332 # number of overall hits +system.cpu.dcache.overall_hits::0 14099619 # number of overall hits system.cpu.dcache.overall_hits::1 0 # number of overall hits -system.cpu.dcache.overall_hits::total 14099332 # number of overall hits +system.cpu.dcache.overall_hits::total 14099619 # number of overall hits system.cpu.dcache.overall_miss_latency 0 # number of overall miss cycles -system.cpu.dcache.overall_miss_rate::0 0.028178 # miss rate for overall accesses +system.cpu.dcache.overall_miss_rate::0 0.028177 # miss rate for overall accesses system.cpu.dcache.overall_miss_rate::1 no_value # miss rate for overall accesses system.cpu.dcache.overall_miss_rate::total no_value # miss rate for overall accesses -system.cpu.dcache.overall_misses::0 408807 # number of overall misses +system.cpu.dcache.overall_misses::0 408806 # number of overall misses system.cpu.dcache.overall_misses::1 0 # number of overall misses -system.cpu.dcache.overall_misses::total 408807 # number of overall misses +system.cpu.dcache.overall_misses::total 408806 # number of overall misses system.cpu.dcache.overall_mshr_hits 0 # number of overall MSHR hits system.cpu.dcache.overall_mshr_miss_latency 0 # number of overall MSHR miss cycles system.cpu.dcache.overall_mshr_miss_rate::0 0 # mshr miss rate for overall accesses @@ -95,14 +95,14 @@ system.cpu.dcache.overall_mshr_miss_rate::total no_value system.cpu.dcache.overall_mshr_misses 0 # number of overall MSHR misses system.cpu.dcache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles system.cpu.dcache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses -system.cpu.dcache.replacements 411625 # number of replacements -system.cpu.dcache.sampled_refs 412137 # Sample count of references to valid blocks. +system.cpu.dcache.replacements 411623 # number of replacements +system.cpu.dcache.sampled_refs 412135 # Sample count of references to valid blocks. system.cpu.dcache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions -system.cpu.dcache.tagsinuse 511.737179 # Cycle average of tags in use -system.cpu.dcache.total_refs 14296923 # Total number of references to valid blocks. +system.cpu.dcache.tagsinuse 511.737186 # Cycle average of tags in use +system.cpu.dcache.total_refs 14297211 # Total number of references to valid blocks. system.cpu.dcache.warmup_cycle 21760500 # Cycle when the warmup percentage was hit. -system.cpu.dcache.writebacks 381907 # number of writebacks -system.cpu.dtb.accesses 15532701 # DTB accesses +system.cpu.dcache.writebacks 381909 # number of writebacks +system.cpu.dtb.accesses 15532989 # DTB accesses system.cpu.dtb.align_faults 0 # Number of TLB faults due to alignment restrictions system.cpu.dtb.domain_faults 0 # Number of TLB faults due to domain restrictions system.cpu.dtb.flush_entries 2238 # Number of entries that have been flushed from TLB @@ -110,51 +110,51 @@ system.cpu.dtb.flush_tlb 2 # Nu system.cpu.dtb.flush_tlb_asid 40 # Number of times TLB was flushed by ASID system.cpu.dtb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA system.cpu.dtb.flush_tlb_mva_asid 33670 # Number of times TLB was flushed by MVA & ASID -system.cpu.dtb.hits 15527171 # DTB hits +system.cpu.dtb.hits 15527459 # DTB hits system.cpu.dtb.inst_accesses 0 # ITB inst accesses system.cpu.dtb.inst_hits 0 # ITB inst hits system.cpu.dtb.inst_misses 0 # ITB inst misses system.cpu.dtb.misses 5530 # DTB misses system.cpu.dtb.perms_faults 255 # Number of TLB faults due to permissions restrictions system.cpu.dtb.prefetch_faults 767 # Number of TLB faults due to prefetch -system.cpu.dtb.read_accesses 8743653 # DTB read accesses -system.cpu.dtb.read_hits 8739120 # DTB read hits +system.cpu.dtb.read_accesses 8743878 # DTB read accesses +system.cpu.dtb.read_hits 8739345 # DTB read hits system.cpu.dtb.read_misses 4533 # DTB read misses -system.cpu.dtb.write_accesses 6789048 # DTB write accesses -system.cpu.dtb.write_hits 6788051 # DTB write hits +system.cpu.dtb.write_accesses 6789111 # DTB write accesses +system.cpu.dtb.write_hits 6788114 # DTB write hits system.cpu.dtb.write_misses 997 # DTB write misses -system.cpu.icache.ReadReq_accesses::0 41565893 # number of ReadReq accesses(hits+misses) -system.cpu.icache.ReadReq_accesses::total 41565893 # number of ReadReq accesses(hits+misses) -system.cpu.icache.ReadReq_hits::0 41132493 # number of ReadReq hits -system.cpu.icache.ReadReq_hits::total 41132493 # number of ReadReq hits +system.cpu.icache.ReadReq_accesses::0 41566870 # number of ReadReq accesses(hits+misses) +system.cpu.icache.ReadReq_accesses::total 41566870 # number of ReadReq accesses(hits+misses) +system.cpu.icache.ReadReq_hits::0 41133444 # number of ReadReq hits +system.cpu.icache.ReadReq_hits::total 41133444 # number of ReadReq hits system.cpu.icache.ReadReq_miss_rate::0 0.010427 # miss rate for ReadReq accesses -system.cpu.icache.ReadReq_misses::0 433400 # number of ReadReq misses -system.cpu.icache.ReadReq_misses::total 433400 # number of ReadReq misses +system.cpu.icache.ReadReq_misses::0 433426 # number of ReadReq misses +system.cpu.icache.ReadReq_misses::total 433426 # number of ReadReq misses system.cpu.icache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked system.cpu.icache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked -system.cpu.icache.avg_refs 94.906756 # Average number of references to valid blocks. +system.cpu.icache.avg_refs 94.903257 # Average number of references to valid blocks. system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked system.cpu.icache.cache_copies 0 # number of cache copies performed -system.cpu.icache.demand_accesses::0 41565893 # number of demand (read+write) accesses +system.cpu.icache.demand_accesses::0 41566870 # number of demand (read+write) accesses system.cpu.icache.demand_accesses::1 0 # number of demand (read+write) accesses -system.cpu.icache.demand_accesses::total 41565893 # number of demand (read+write) accesses +system.cpu.icache.demand_accesses::total 41566870 # number of demand (read+write) accesses system.cpu.icache.demand_avg_miss_latency::0 0 # average overall miss latency system.cpu.icache.demand_avg_miss_latency::1 no_value # average overall miss latency system.cpu.icache.demand_avg_miss_latency::total no_value # average overall miss latency system.cpu.icache.demand_avg_mshr_miss_latency no_value # average overall mshr miss latency -system.cpu.icache.demand_hits::0 41132493 # number of demand (read+write) hits +system.cpu.icache.demand_hits::0 41133444 # number of demand (read+write) hits system.cpu.icache.demand_hits::1 0 # number of demand (read+write) hits -system.cpu.icache.demand_hits::total 41132493 # number of demand (read+write) hits +system.cpu.icache.demand_hits::total 41133444 # number of demand (read+write) hits system.cpu.icache.demand_miss_latency 0 # number of demand (read+write) miss cycles system.cpu.icache.demand_miss_rate::0 0.010427 # miss rate for demand accesses system.cpu.icache.demand_miss_rate::1 no_value # miss rate for demand accesses system.cpu.icache.demand_miss_rate::total no_value # miss rate for demand accesses -system.cpu.icache.demand_misses::0 433400 # number of demand (read+write) misses +system.cpu.icache.demand_misses::0 433426 # number of demand (read+write) misses system.cpu.icache.demand_misses::1 0 # number of demand (read+write) misses -system.cpu.icache.demand_misses::total 433400 # number of demand (read+write) misses +system.cpu.icache.demand_misses::total 433426 # number of demand (read+write) misses system.cpu.icache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits system.cpu.icache.demand_mshr_miss_latency 0 # number of demand (read+write) MSHR miss cycles system.cpu.icache.demand_mshr_miss_rate::0 0 # mshr miss rate for demand accesses @@ -165,25 +165,25 @@ system.cpu.icache.fast_writes 0 # nu system.cpu.icache.mshr_cap_events 0 # number of times MSHR cap was activated system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate system.cpu.icache.occ_%::0 0.930522 # Average percentage of cache occupancy -system.cpu.icache.occ_blocks::0 476.427149 # Average occupied blocks per context -system.cpu.icache.overall_accesses::0 41565893 # number of overall (read+write) accesses +system.cpu.icache.occ_blocks::0 476.427204 # Average occupied blocks per context +system.cpu.icache.overall_accesses::0 41566870 # number of overall (read+write) accesses system.cpu.icache.overall_accesses::1 0 # number of overall (read+write) accesses -system.cpu.icache.overall_accesses::total 41565893 # number of overall (read+write) accesses +system.cpu.icache.overall_accesses::total 41566870 # number of overall (read+write) accesses system.cpu.icache.overall_avg_miss_latency::0 0 # average overall miss latency system.cpu.icache.overall_avg_miss_latency::1 no_value # average overall miss latency system.cpu.icache.overall_avg_miss_latency::total no_value # average overall miss latency system.cpu.icache.overall_avg_mshr_miss_latency no_value # average overall mshr miss latency system.cpu.icache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency -system.cpu.icache.overall_hits::0 41132493 # number of overall hits +system.cpu.icache.overall_hits::0 41133444 # number of overall hits system.cpu.icache.overall_hits::1 0 # number of overall hits -system.cpu.icache.overall_hits::total 41132493 # number of overall hits +system.cpu.icache.overall_hits::total 41133444 # number of overall hits system.cpu.icache.overall_miss_latency 0 # number of overall miss cycles system.cpu.icache.overall_miss_rate::0 0.010427 # miss rate for overall accesses system.cpu.icache.overall_miss_rate::1 no_value # miss rate for overall accesses system.cpu.icache.overall_miss_rate::total no_value # miss rate for overall accesses -system.cpu.icache.overall_misses::0 433400 # number of overall misses +system.cpu.icache.overall_misses::0 433426 # number of overall misses system.cpu.icache.overall_misses::1 0 # number of overall misses -system.cpu.icache.overall_misses::total 433400 # number of overall misses +system.cpu.icache.overall_misses::total 433426 # number of overall misses system.cpu.icache.overall_mshr_hits 0 # number of overall MSHR hits system.cpu.icache.overall_mshr_miss_latency 0 # number of overall MSHR miss cycles system.cpu.icache.overall_mshr_miss_rate::0 0 # mshr miss rate for overall accesses @@ -192,15 +192,15 @@ system.cpu.icache.overall_mshr_miss_rate::total no_value system.cpu.icache.overall_mshr_misses 0 # number of overall MSHR misses system.cpu.icache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles system.cpu.icache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses -system.cpu.icache.replacements 432887 # number of replacements -system.cpu.icache.sampled_refs 433399 # Sample count of references to valid blocks. +system.cpu.icache.replacements 432913 # number of replacements +system.cpu.icache.sampled_refs 433425 # Sample count of references to valid blocks. system.cpu.icache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions -system.cpu.icache.tagsinuse 476.427149 # Cycle average of tags in use -system.cpu.icache.total_refs 41132493 # Total number of references to valid blocks. -system.cpu.icache.warmup_cycle 4575196500 # Cycle when the warmup percentage was hit. +system.cpu.icache.tagsinuse 476.427204 # Cycle average of tags in use +system.cpu.icache.total_refs 41133444 # Total number of references to valid blocks. +system.cpu.icache.warmup_cycle 4575402000 # Cycle when the warmup percentage was hit. system.cpu.icache.writebacks 33681 # number of writebacks system.cpu.idle_fraction 0 # Percentage of idle cycles -system.cpu.itb.accesses 41567020 # DTB accesses +system.cpu.itb.accesses 41567997 # DTB accesses system.cpu.itb.align_faults 0 # Number of TLB faults due to alignment restrictions system.cpu.itb.domain_faults 0 # Number of TLB faults due to domain restrictions system.cpu.itb.flush_entries 1478 # Number of entries that have been flushed from TLB @@ -208,9 +208,9 @@ system.cpu.itb.flush_tlb 2 # Nu system.cpu.itb.flush_tlb_asid 40 # Number of times TLB was flushed by ASID system.cpu.itb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA system.cpu.itb.flush_tlb_mva_asid 33670 # Number of times TLB was flushed by MVA & ASID -system.cpu.itb.hits 41564192 # DTB hits -system.cpu.itb.inst_accesses 41567020 # ITB inst accesses -system.cpu.itb.inst_hits 41564192 # ITB inst hits +system.cpu.itb.hits 41565169 # DTB hits +system.cpu.itb.inst_accesses 41567997 # ITB inst accesses +system.cpu.itb.inst_hits 41565169 # ITB inst hits system.cpu.itb.inst_misses 2828 # ITB inst misses system.cpu.itb.misses 2828 # DTB misses system.cpu.itb.perms_faults 0 # Number of TLB faults due to permissions restrictions @@ -224,25 +224,25 @@ system.cpu.itb.write_misses 0 # DT system.cpu.kern.inst.arm 0 # number of arm instructions executed system.cpu.kern.inst.quiesce 0 # number of quiesce instructions executed system.cpu.not_idle_fraction 1 # Percentage of non-idle cycles -system.cpu.numCycles 52809606 # number of cpu cycles simulated +system.cpu.numCycles 52811050 # number of cpu cycles simulated system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed system.cpu.numWorkItemsStarted 0 # number of work items this cpu started -system.cpu.num_busy_cycles 52809606 # Number of busy cycles -system.cpu.num_conditional_control_insts 7028794 # number of instructions that are conditional controls +system.cpu.num_busy_cycles 52811050 # Number of busy cycles +system.cpu.num_conditional_control_insts 7028967 # number of instructions that are conditional controls system.cpu.num_fp_alu_accesses 6058 # Number of float alu accesses system.cpu.num_fp_insts 6058 # number of float instructions system.cpu.num_fp_register_reads 4226 # number of times the floating registers were read system.cpu.num_fp_register_writes 1834 # number of times the floating registers were written -system.cpu.num_func_calls 1109315 # number of times a function call or return occured +system.cpu.num_func_calls 1109362 # number of times a function call or return occured system.cpu.num_idle_cycles 0 # Number of idle cycles -system.cpu.num_insts 52098748 # Number of instructions executed -system.cpu.num_int_alu_accesses 42510432 # Number of integer alu accesses -system.cpu.num_int_insts 42510432 # number of integer instructions -system.cpu.num_int_register_reads 131106250 # number of times the integer registers were read -system.cpu.num_int_register_writes 34554090 # number of times the integer registers were written -system.cpu.num_load_insts 9208607 # Number of load instructions -system.cpu.num_mem_refs 16295595 # number of memory refs -system.cpu.num_store_insts 7086988 # Number of store instructions +system.cpu.num_insts 52100192 # Number of instructions executed +system.cpu.num_int_alu_accesses 42511691 # Number of integer alu accesses +system.cpu.num_int_insts 42511691 # number of integer instructions +system.cpu.num_int_register_reads 131109932 # number of times the integer registers were read +system.cpu.num_int_register_writes 34554918 # number of times the integer registers were written +system.cpu.num_load_insts 9209160 # Number of load instructions +system.cpu.num_mem_refs 16296226 # number of memory refs +system.cpu.num_store_insts 7087066 # Number of store instructions system.iocache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked system.iocache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked system.iocache.avg_refs no_value # Average number of references to valid blocks. @@ -310,20 +310,20 @@ system.iocache.tagsinuse 0 # Cy system.iocache.total_refs 0 # Total number of references to valid blocks. system.iocache.warmup_cycle 0 # Cycle when the warmup percentage was hit. system.iocache.writebacks 0 # number of writebacks -system.l2c.ReadExReq_accesses::0 170398 # number of ReadExReq accesses(hits+misses) -system.l2c.ReadExReq_accesses::total 170398 # number of ReadExReq accesses(hits+misses) -system.l2c.ReadExReq_hits::0 60546 # number of ReadExReq hits -system.l2c.ReadExReq_hits::total 60546 # number of ReadExReq hits -system.l2c.ReadExReq_miss_rate::0 0.644679 # miss rate for ReadExReq accesses +system.l2c.ReadExReq_accesses::0 170405 # number of ReadExReq accesses(hits+misses) +system.l2c.ReadExReq_accesses::total 170405 # number of ReadExReq accesses(hits+misses) +system.l2c.ReadExReq_hits::0 60553 # number of ReadExReq hits +system.l2c.ReadExReq_hits::total 60553 # number of ReadExReq hits +system.l2c.ReadExReq_miss_rate::0 0.644652 # miss rate for ReadExReq accesses system.l2c.ReadExReq_misses::0 109852 # number of ReadExReq misses system.l2c.ReadExReq_misses::total 109852 # number of ReadExReq misses -system.l2c.ReadReq_accesses::0 673040 # number of ReadReq accesses(hits+misses) +system.l2c.ReadReq_accesses::0 673057 # number of ReadReq accesses(hits+misses) system.l2c.ReadReq_accesses::1 6142 # number of ReadReq accesses(hits+misses) -system.l2c.ReadReq_accesses::total 679182 # number of ReadReq accesses(hits+misses) -system.l2c.ReadReq_hits::0 651887 # number of ReadReq hits +system.l2c.ReadReq_accesses::total 679199 # number of ReadReq accesses(hits+misses) +system.l2c.ReadReq_hits::0 651904 # number of ReadReq hits system.l2c.ReadReq_hits::1 6117 # number of ReadReq hits -system.l2c.ReadReq_hits::total 658004 # number of ReadReq hits -system.l2c.ReadReq_miss_rate::0 0.031429 # miss rate for ReadReq accesses +system.l2c.ReadReq_hits::total 658021 # number of ReadReq hits +system.l2c.ReadReq_miss_rate::0 0.031428 # miss rate for ReadReq accesses system.l2c.ReadReq_miss_rate::1 0.004070 # miss rate for ReadReq accesses system.l2c.ReadReq_miss_rate::total 0.035499 # miss rate for ReadReq accesses system.l2c.ReadReq_misses::0 21153 # number of ReadReq misses @@ -336,32 +336,32 @@ system.l2c.UpgradeReq_hits::total 17 # nu system.l2c.UpgradeReq_miss_rate::0 0.990741 # miss rate for UpgradeReq accesses system.l2c.UpgradeReq_misses::0 1819 # number of UpgradeReq misses system.l2c.UpgradeReq_misses::total 1819 # number of UpgradeReq misses -system.l2c.Writeback_accesses::0 415588 # number of Writeback accesses(hits+misses) -system.l2c.Writeback_accesses::total 415588 # number of Writeback accesses(hits+misses) -system.l2c.Writeback_hits::0 415588 # number of Writeback hits -system.l2c.Writeback_hits::total 415588 # number of Writeback hits +system.l2c.Writeback_accesses::0 415590 # number of Writeback accesses(hits+misses) +system.l2c.Writeback_accesses::total 415590 # number of Writeback accesses(hits+misses) +system.l2c.Writeback_hits::0 415590 # number of Writeback hits +system.l2c.Writeback_hits::total 415590 # number of Writeback hits system.l2c.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked system.l2c.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked -system.l2c.avg_refs 6.751328 # Average number of references to valid blocks. +system.l2c.avg_refs 6.746349 # Average number of references to valid blocks. system.l2c.blocked::no_mshrs 0 # number of cycles access was blocked system.l2c.blocked::no_targets 0 # number of cycles access was blocked system.l2c.blocked_cycles::no_mshrs 0 # number of cycles access was blocked system.l2c.blocked_cycles::no_targets 0 # number of cycles access was blocked system.l2c.cache_copies 0 # number of cache copies performed -system.l2c.demand_accesses::0 843438 # number of demand (read+write) accesses +system.l2c.demand_accesses::0 843462 # number of demand (read+write) accesses system.l2c.demand_accesses::1 6142 # number of demand (read+write) accesses -system.l2c.demand_accesses::total 849580 # number of demand (read+write) accesses +system.l2c.demand_accesses::total 849604 # number of demand (read+write) accesses system.l2c.demand_avg_miss_latency::0 0 # average overall miss latency system.l2c.demand_avg_miss_latency::1 0 # average overall miss latency system.l2c.demand_avg_miss_latency::total 0 # average overall miss latency system.l2c.demand_avg_mshr_miss_latency no_value # average overall mshr miss latency -system.l2c.demand_hits::0 712433 # number of demand (read+write) hits +system.l2c.demand_hits::0 712457 # number of demand (read+write) hits system.l2c.demand_hits::1 6117 # number of demand (read+write) hits -system.l2c.demand_hits::total 718550 # number of demand (read+write) hits +system.l2c.demand_hits::total 718574 # number of demand (read+write) hits system.l2c.demand_miss_latency 0 # number of demand (read+write) miss cycles -system.l2c.demand_miss_rate::0 0.155323 # miss rate for demand accesses +system.l2c.demand_miss_rate::0 0.155318 # miss rate for demand accesses system.l2c.demand_miss_rate::1 0.004070 # miss rate for demand accesses -system.l2c.demand_miss_rate::total 0.159393 # miss rate for demand accesses +system.l2c.demand_miss_rate::total 0.159389 # miss rate for demand accesses system.l2c.demand_misses::0 131005 # number of demand (read+write) misses system.l2c.demand_misses::1 25 # number of demand (read+write) misses system.l2c.demand_misses::total 131030 # number of demand (read+write) misses @@ -374,25 +374,25 @@ system.l2c.demand_mshr_misses 0 # nu system.l2c.fast_writes 0 # number of fast writes performed system.l2c.mshr_cap_events 0 # number of times MSHR cap was activated system.l2c.no_allocate_misses 0 # Number of misses that were no-allocate -system.l2c.occ_%::0 0.076956 # Average percentage of cache occupancy -system.l2c.occ_%::1 0.477052 # Average percentage of cache occupancy -system.l2c.occ_blocks::0 5043.356614 # Average occupied blocks per context -system.l2c.occ_blocks::1 31264.101168 # Average occupied blocks per context -system.l2c.overall_accesses::0 843438 # number of overall (read+write) accesses +system.l2c.occ_%::0 0.076949 # Average percentage of cache occupancy +system.l2c.occ_%::1 0.477056 # Average percentage of cache occupancy +system.l2c.occ_blocks::0 5042.918302 # Average occupied blocks per context +system.l2c.occ_blocks::1 31264.310783 # Average occupied blocks per context +system.l2c.overall_accesses::0 843462 # number of overall (read+write) accesses system.l2c.overall_accesses::1 6142 # number of overall (read+write) accesses -system.l2c.overall_accesses::total 849580 # number of overall (read+write) accesses +system.l2c.overall_accesses::total 849604 # number of overall (read+write) accesses system.l2c.overall_avg_miss_latency::0 0 # average overall miss latency system.l2c.overall_avg_miss_latency::1 0 # average overall miss latency system.l2c.overall_avg_miss_latency::total 0 # average overall miss latency system.l2c.overall_avg_mshr_miss_latency no_value # average overall mshr miss latency system.l2c.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency -system.l2c.overall_hits::0 712433 # number of overall hits +system.l2c.overall_hits::0 712457 # number of overall hits system.l2c.overall_hits::1 6117 # number of overall hits -system.l2c.overall_hits::total 718550 # number of overall hits +system.l2c.overall_hits::total 718574 # number of overall hits system.l2c.overall_miss_latency 0 # number of overall miss cycles -system.l2c.overall_miss_rate::0 0.155323 # miss rate for overall accesses +system.l2c.overall_miss_rate::0 0.155318 # miss rate for overall accesses system.l2c.overall_miss_rate::1 0.004070 # miss rate for overall accesses -system.l2c.overall_miss_rate::total 0.159393 # miss rate for overall accesses +system.l2c.overall_miss_rate::total 0.159389 # miss rate for overall accesses system.l2c.overall_misses::0 131005 # number of overall misses system.l2c.overall_misses::1 25 # number of overall misses system.l2c.overall_misses::total 131030 # number of overall misses @@ -407,8 +407,8 @@ system.l2c.overall_mshr_uncacheable_misses 0 # system.l2c.replacements 97025 # number of replacements system.l2c.sampled_refs 129753 # Sample count of references to valid blocks. system.l2c.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions -system.l2c.tagsinuse 36307.457782 # Cycle average of tags in use -system.l2c.total_refs 876005 # Total number of references to valid blocks. +system.l2c.tagsinuse 36307.229085 # Cycle average of tags in use +system.l2c.total_refs 875359 # Total number of references to valid blocks. system.l2c.warmup_cycle 0 # Cycle when the warmup percentage was hit. system.l2c.writebacks 90930 # number of writebacks diff --git a/tests/quick/10.linux-boot/ref/arm/linux/realview-simple-atomic/system.terminal b/tests/quick/10.linux-boot/ref/arm/linux/realview-simple-atomic/system.terminal index 25e2f6c56..3959577f4 100644 Binary files a/tests/quick/10.linux-boot/ref/arm/linux/realview-simple-atomic/system.terminal and b/tests/quick/10.linux-boot/ref/arm/linux/realview-simple-atomic/system.terminal differ diff --git a/tests/quick/10.linux-boot/ref/arm/linux/realview-simple-timing/config.ini b/tests/quick/10.linux-boot/ref/arm/linux/realview-simple-timing/config.ini index 54cda093b..5e47cea73 100644 --- a/tests/quick/10.linux-boot/ref/arm/linux/realview-simple-timing/config.ini +++ b/tests/quick/10.linux-boot/ref/arm/linux/realview-simple-timing/config.ini @@ -9,7 +9,7 @@ time_sync_spin_threshold=100000000 type=LinuxArmSystem children=bridge cpu diskmem intrctrl iobus iocache l2c membus physmem realview terminal toL2Bus vncserver boot_cpu_frequency=500 -boot_osflags=earlyprintk mem=128MB console=ttyAMA0 lpj=19988480 norandmaps slram=slram0,0x8000000,+0x8000000 mtdparts=slram0:- rw loglevel=8 root=/dev/mtdblock0 +boot_osflags=earlyprintk console=ttyAMA0 lpj=19988480 norandmaps rw loglevel=8 mem=128MB slram=slram0,0x8000000,+0x8000000 mtdparts=slram0:- root=/dev/mtdblock0 init_param=0 kernel=/chips/pd/randd/dist/binaries/vmlinux.arm load_addr_mask=268435455 @@ -186,7 +186,7 @@ clock=1000 header_cycles=1 use_default_range=false width=64 -port=system.bridge.side_a system.realview.uart.pio system.realview.realview_io.pio system.realview.timer0.pio system.realview.timer1.pio system.realview.clcd.pio system.realview.kmi0.pio system.realview.kmi1.pio system.realview.dmac_fake.pio system.realview.uart1_fake.pio system.realview.uart2_fake.pio system.realview.uart3_fake.pio system.realview.smc_fake.pio system.realview.sp810_fake.pio system.realview.watchdog_fake.pio system.realview.gpio0_fake.pio system.realview.gpio1_fake.pio system.realview.gpio2_fake.pio system.realview.ssp_fake.pio system.realview.sci_fake.pio system.realview.aaci_fake.pio system.realview.mmc_fake.pio system.realview.rtc_fake.pio system.realview.flash_fake.pio system.realview.cf0_fake.pio system.iocache.cpu_side system.realview.clcd.dma +port=system.bridge.side_a system.realview.uart.pio system.realview.realview_io.pio system.realview.timer0.pio system.realview.timer1.pio system.realview.clcd.pio system.realview.kmi0.pio system.realview.kmi1.pio system.realview.cf_ctrl.pio system.realview.dmac_fake.pio system.realview.uart1_fake.pio system.realview.uart2_fake.pio system.realview.uart3_fake.pio system.realview.smc_fake.pio system.realview.sp810_fake.pio system.realview.watchdog_fake.pio system.realview.gpio0_fake.pio system.realview.gpio1_fake.pio system.realview.gpio2_fake.pio system.realview.ssp_fake.pio system.realview.sci_fake.pio system.realview.aaci_fake.pio system.realview.mmc_fake.pio system.realview.rtc_fake.pio system.realview.flash_fake.pio system.iocache.cpu_side system.realview.cf_ctrl.config system.realview.cf_ctrl.dma system.realview.clcd.dma [system.iocache] type=BaseCache @@ -292,7 +292,7 @@ port=system.membus.port[2] [system.realview] type=RealView -children=aaci_fake cf0_fake clcd dmac_fake flash_fake gic gpio0_fake gpio1_fake gpio2_fake kmi0 kmi1 l2x0_fake mmc_fake realview_io rtc_fake sci_fake smc_fake sp810_fake ssp_fake timer0 timer1 uart uart1_fake uart2_fake uart3_fake watchdog_fake +children=aaci_fake cf_ctrl clcd dmac_fake flash_fake gic gpio0_fake gpio1_fake gpio2_fake kmi0 kmi1 l2x0_fake mmc_fake realview_io rtc_fake sci_fake smc_fake sp810_fake ssp_fake timer0 timer1 uart uart1_fake uart2_fake uart3_fake watchdog_fake intrctrl=system.intrctrl system=system @@ -304,23 +304,63 @@ pio_addr=268451840 pio_latency=1000 platform=system.realview system=system -pio=system.iobus.port[20] +pio=system.iobus.port[21] -[system.realview.cf0_fake] -type=IsaFake -pio_addr=402653184 +[system.realview.cf_ctrl] +type=IdeController +BAR0=402653184 +BAR0LegacyIO=true +BAR0Size=16 +BAR1=402653440 +BAR1LegacyIO=true +BAR1Size=1 +BAR2=1 +BAR2LegacyIO=false +BAR2Size=8 +BAR3=1 +BAR3LegacyIO=false +BAR3Size=4 +BAR4=1 +BAR4LegacyIO=false +BAR4Size=16 +BAR5=1 +BAR5LegacyIO=false +BAR5Size=0 +BIST=0 +CacheLineSize=0 +CardbusCIS=0 +ClassCode=1 +Command=1 +DeviceID=28945 +ExpansionROM=0 +HeaderType=0 +InterruptLine=31 +InterruptPin=1 +LatencyTimer=0 +MaximumLatency=0 +MinimumGrant=0 +ProgIF=133 +Revision=0 +Status=640 +SubClassCode=1 +SubsystemID=0 +SubsystemVendorID=0 +VendorID=32902 +config_latency=20000 +ctrl_offset=2 +disks= +io_shift=1 +max_backoff_delay=10000000 +min_backoff_delay=4000 +pci_bus=0 +pci_dev=0 +pci_func=0 pio_latency=1000 -pio_size=4095 platform=system.realview -ret_bad_addr=false -ret_data16=65535 -ret_data32=4294967295 -ret_data64=18446744073709551615 -ret_data8=255 system=system -update_data=false -warn_access= -pio=system.iobus.port[24] +config=system.iobus.port[26] +dma=system.iobus.port[27] +pio=system.iobus.port[8] [system.realview.clcd] type=Pl111 @@ -335,7 +375,7 @@ pio_latency=10000 platform=system.realview system=system vnc=system.vncserver -dma=system.iobus.port[26] +dma=system.iobus.port[28] pio=system.iobus.port[5] [system.realview.dmac_fake] @@ -346,7 +386,7 @@ pio_addr=268632064 pio_latency=1000 platform=system.realview system=system -pio=system.iobus.port[8] +pio=system.iobus.port[9] [system.realview.flash_fake] type=IsaFake @@ -362,7 +402,7 @@ ret_data8=255 system=system update_data=false warn_access= -pio=system.iobus.port[23] +pio=system.iobus.port[24] [system.realview.gic] type=Gic @@ -383,7 +423,7 @@ pio_addr=268513280 pio_latency=1000 platform=system.realview system=system -pio=system.iobus.port[15] +pio=system.iobus.port[16] [system.realview.gpio1_fake] type=AmbaFake @@ -393,7 +433,7 @@ pio_addr=268517376 pio_latency=1000 platform=system.realview system=system -pio=system.iobus.port[16] +pio=system.iobus.port[17] [system.realview.gpio2_fake] type=AmbaFake @@ -403,7 +443,7 @@ pio_addr=268521472 pio_latency=1000 platform=system.realview system=system -pio=system.iobus.port[17] +pio=system.iobus.port[18] [system.realview.kmi0] type=Pl050 @@ -457,7 +497,7 @@ pio_addr=268455936 pio_latency=1000 platform=system.realview system=system -pio=system.iobus.port[21] +pio=system.iobus.port[22] [system.realview.realview_io] type=RealViewCtrl @@ -476,7 +516,7 @@ pio_addr=268529664 pio_latency=1000 platform=system.realview system=system -pio=system.iobus.port[22] +pio=system.iobus.port[23] [system.realview.sci_fake] type=AmbaFake @@ -486,7 +526,7 @@ pio_addr=268492800 pio_latency=1000 platform=system.realview system=system -pio=system.iobus.port[19] +pio=system.iobus.port[20] [system.realview.smc_fake] type=AmbaFake @@ -496,7 +536,7 @@ pio_addr=269357056 pio_latency=1000 platform=system.realview system=system -pio=system.iobus.port[12] +pio=system.iobus.port[13] [system.realview.sp810_fake] type=AmbaFake @@ -506,7 +546,7 @@ pio_addr=268439552 pio_latency=1000 platform=system.realview system=system -pio=system.iobus.port[13] +pio=system.iobus.port[14] [system.realview.ssp_fake] type=AmbaFake @@ -516,7 +556,7 @@ pio_addr=268488704 pio_latency=1000 platform=system.realview system=system -pio=system.iobus.port[18] +pio=system.iobus.port[19] [system.realview.timer0] type=Sp804 @@ -567,7 +607,7 @@ pio_addr=268476416 pio_latency=1000 platform=system.realview system=system -pio=system.iobus.port[9] +pio=system.iobus.port[10] [system.realview.uart2_fake] type=AmbaFake @@ -577,7 +617,7 @@ pio_addr=268480512 pio_latency=1000 platform=system.realview system=system -pio=system.iobus.port[10] +pio=system.iobus.port[11] [system.realview.uart3_fake] type=AmbaFake @@ -587,7 +627,7 @@ pio_addr=268484608 pio_latency=1000 platform=system.realview system=system -pio=system.iobus.port[11] +pio=system.iobus.port[12] [system.realview.watchdog_fake] type=AmbaFake @@ -597,7 +637,7 @@ pio_addr=268500992 pio_latency=1000 platform=system.realview system=system -pio=system.iobus.port[14] +pio=system.iobus.port[15] [system.terminal] type=Terminal diff --git a/tests/quick/10.linux-boot/ref/arm/linux/realview-simple-timing/simout b/tests/quick/10.linux-boot/ref/arm/linux/realview-simple-timing/simout index d825514be..fee47a4d1 100755 --- a/tests/quick/10.linux-boot/ref/arm/linux/realview-simple-timing/simout +++ b/tests/quick/10.linux-boot/ref/arm/linux/realview-simple-timing/simout @@ -5,11 +5,11 @@ The Regents of The University of Michigan All Rights Reserved -M5 compiled Mar 31 2011 10:39:48 -M5 started Mar 31 2011 10:41:48 +M5 compiled Apr 4 2011 11:17:23 +M5 started Apr 4 2011 11:17:27 M5 executing on u200439-lin.austin.arm.com command line: build/ARM_FS/m5.opt -d build/ARM_FS/tests/opt/quick/10.linux-boot/arm/linux/realview-simple-timing -re tests/run.py build/ARM_FS/tests/opt/quick/10.linux-boot/arm/linux/realview-simple-timing Global frequency set at 1000000000000 ticks per second info: kernel located at: /chips/pd/randd/dist/binaries/vmlinux.arm info: Entering event queue @ 0. Starting simulation... -Exiting @ tick 114396880000 because m5_exit instruction encountered +Exiting @ tick 114405702000 because m5_exit instruction encountered diff --git a/tests/quick/10.linux-boot/ref/arm/linux/realview-simple-timing/stats.txt b/tests/quick/10.linux-boot/ref/arm/linux/realview-simple-timing/stats.txt index 8519551d7..6471ce023 100644 --- a/tests/quick/10.linux-boot/ref/arm/linux/realview-simple-timing/stats.txt +++ b/tests/quick/10.linux-boot/ref/arm/linux/realview-simple-timing/stats.txt @@ -1,252 +1,252 @@ ---------- Begin Simulation Statistics ---------- -host_inst_rate 978936 # Simulator instruction rate (inst/s) -host_mem_usage 377208 # Number of bytes of host memory used -host_seconds 52.33 # Real time elapsed on the host -host_tick_rate 2185988851 # Simulator tick rate (ticks/s) +host_inst_rate 936835 # Simulator instruction rate (inst/s) +host_mem_usage 382000 # Number of bytes of host memory used +host_seconds 54.69 # Real time elapsed on the host +host_tick_rate 2092010024 # Simulator tick rate (ticks/s) sim_freq 1000000000000 # Frequency of simulated ticks -sim_insts 51229325 # Number of instructions simulated -sim_seconds 0.114397 # Number of seconds simulated -sim_ticks 114396880000 # Number of ticks simulated -system.cpu.dcache.LoadLockedReq_accesses::0 100300 # number of LoadLockedReq accesses(hits+misses) -system.cpu.dcache.LoadLockedReq_accesses::total 100300 # number of LoadLockedReq accesses(hits+misses) -system.cpu.dcache.LoadLockedReq_avg_miss_latency::0 14571.455939 # average LoadLockedReq miss latency +sim_insts 51232482 # Number of instructions simulated +sim_seconds 0.114406 # Number of seconds simulated +sim_ticks 114405702000 # Number of ticks simulated +system.cpu.dcache.LoadLockedReq_accesses::0 100305 # number of LoadLockedReq accesses(hits+misses) +system.cpu.dcache.LoadLockedReq_accesses::total 100305 # number of LoadLockedReq accesses(hits+misses) +system.cpu.dcache.LoadLockedReq_avg_miss_latency::0 14522.379495 # average LoadLockedReq miss latency system.cpu.dcache.LoadLockedReq_avg_miss_latency::1 inf # average LoadLockedReq miss latency system.cpu.dcache.LoadLockedReq_avg_miss_latency::total inf # average LoadLockedReq miss latency -system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency 11571.455939 # average LoadLockedReq mshr miss latency -system.cpu.dcache.LoadLockedReq_hits::0 95080 # number of LoadLockedReq hits -system.cpu.dcache.LoadLockedReq_hits::total 95080 # number of LoadLockedReq hits -system.cpu.dcache.LoadLockedReq_miss_latency 76063000 # number of LoadLockedReq miss cycles -system.cpu.dcache.LoadLockedReq_miss_rate::0 0.052044 # miss rate for LoadLockedReq accesses -system.cpu.dcache.LoadLockedReq_misses::0 5220 # number of LoadLockedReq misses -system.cpu.dcache.LoadLockedReq_misses::total 5220 # number of LoadLockedReq misses -system.cpu.dcache.LoadLockedReq_mshr_miss_latency 60403000 # number of LoadLockedReq MSHR miss cycles -system.cpu.dcache.LoadLockedReq_mshr_miss_rate::0 0.052044 # mshr miss rate for LoadLockedReq accesses +system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency 11522.379495 # average LoadLockedReq mshr miss latency +system.cpu.dcache.LoadLockedReq_hits::0 95077 # number of LoadLockedReq hits +system.cpu.dcache.LoadLockedReq_hits::total 95077 # number of LoadLockedReq hits +system.cpu.dcache.LoadLockedReq_miss_latency 75923000 # number of LoadLockedReq miss cycles +system.cpu.dcache.LoadLockedReq_miss_rate::0 0.052121 # miss rate for LoadLockedReq accesses +system.cpu.dcache.LoadLockedReq_misses::0 5228 # number of LoadLockedReq misses +system.cpu.dcache.LoadLockedReq_misses::total 5228 # number of LoadLockedReq misses +system.cpu.dcache.LoadLockedReq_mshr_miss_latency 60239000 # number of LoadLockedReq MSHR miss cycles +system.cpu.dcache.LoadLockedReq_mshr_miss_rate::0 0.052121 # mshr miss rate for LoadLockedReq accesses system.cpu.dcache.LoadLockedReq_mshr_miss_rate::1 inf # mshr miss rate for LoadLockedReq accesses system.cpu.dcache.LoadLockedReq_mshr_miss_rate::total inf # mshr miss rate for LoadLockedReq accesses -system.cpu.dcache.LoadLockedReq_mshr_misses 5220 # number of LoadLockedReq MSHR misses -system.cpu.dcache.ReadReq_accesses::0 7828326 # number of ReadReq accesses(hits+misses) -system.cpu.dcache.ReadReq_accesses::total 7828326 # number of ReadReq accesses(hits+misses) -system.cpu.dcache.ReadReq_avg_miss_latency::0 15676.806243 # average ReadReq miss latency +system.cpu.dcache.LoadLockedReq_mshr_misses 5228 # number of LoadLockedReq MSHR misses +system.cpu.dcache.ReadReq_accesses::0 7829265 # number of ReadReq accesses(hits+misses) +system.cpu.dcache.ReadReq_accesses::total 7829265 # number of ReadReq accesses(hits+misses) +system.cpu.dcache.ReadReq_avg_miss_latency::0 15673.279330 # average ReadReq miss latency system.cpu.dcache.ReadReq_avg_miss_latency::1 inf # average ReadReq miss latency system.cpu.dcache.ReadReq_avg_miss_latency::total inf # average ReadReq miss latency -system.cpu.dcache.ReadReq_avg_mshr_miss_latency 12676.464295 # average ReadReq mshr miss latency +system.cpu.dcache.ReadReq_avg_mshr_miss_latency 12672.933246 # average ReadReq mshr miss latency system.cpu.dcache.ReadReq_avg_mshr_uncacheable_latency inf # average ReadReq mshr uncacheable latency -system.cpu.dcache.ReadReq_hits::0 7589986 # number of ReadReq hits -system.cpu.dcache.ReadReq_hits::total 7589986 # number of ReadReq hits -system.cpu.dcache.ReadReq_miss_latency 3736410000 # number of ReadReq miss cycles -system.cpu.dcache.ReadReq_miss_rate::0 0.030446 # miss rate for ReadReq accesses -system.cpu.dcache.ReadReq_misses::0 238340 # number of ReadReq misses -system.cpu.dcache.ReadReq_misses::total 238340 # number of ReadReq misses -system.cpu.dcache.ReadReq_mshr_miss_latency 3021308500 # number of ReadReq MSHR miss cycles -system.cpu.dcache.ReadReq_mshr_miss_rate::0 0.030446 # mshr miss rate for ReadReq accesses +system.cpu.dcache.ReadReq_hits::0 7590884 # number of ReadReq hits +system.cpu.dcache.ReadReq_hits::total 7590884 # number of ReadReq hits +system.cpu.dcache.ReadReq_miss_latency 3736212000 # number of ReadReq miss cycles +system.cpu.dcache.ReadReq_miss_rate::0 0.030447 # miss rate for ReadReq accesses +system.cpu.dcache.ReadReq_misses::0 238381 # number of ReadReq misses +system.cpu.dcache.ReadReq_misses::total 238381 # number of ReadReq misses +system.cpu.dcache.ReadReq_mshr_miss_latency 3020986500 # number of ReadReq MSHR miss cycles +system.cpu.dcache.ReadReq_mshr_miss_rate::0 0.030447 # mshr miss rate for ReadReq accesses system.cpu.dcache.ReadReq_mshr_miss_rate::1 inf # mshr miss rate for ReadReq accesses system.cpu.dcache.ReadReq_mshr_miss_rate::total inf # mshr miss rate for ReadReq accesses -system.cpu.dcache.ReadReq_mshr_misses 238340 # number of ReadReq MSHR misses -system.cpu.dcache.ReadReq_mshr_uncacheable_latency 38191118000 # number of ReadReq MSHR uncacheable cycles -system.cpu.dcache.StoreCondReq_accesses::0 100299 # number of StoreCondReq accesses(hits+misses) -system.cpu.dcache.StoreCondReq_accesses::total 100299 # number of StoreCondReq accesses(hits+misses) -system.cpu.dcache.StoreCondReq_hits::0 100299 # number of StoreCondReq hits -system.cpu.dcache.StoreCondReq_hits::total 100299 # number of StoreCondReq hits -system.cpu.dcache.WriteReq_accesses::0 6674054 # number of WriteReq accesses(hits+misses) -system.cpu.dcache.WriteReq_accesses::total 6674054 # number of WriteReq accesses(hits+misses) -system.cpu.dcache.WriteReq_avg_miss_latency::0 40732.768985 # average WriteReq miss latency +system.cpu.dcache.ReadReq_mshr_misses 238381 # number of ReadReq MSHR misses +system.cpu.dcache.ReadReq_mshr_uncacheable_latency 38191861000 # number of ReadReq MSHR uncacheable cycles +system.cpu.dcache.StoreCondReq_accesses::0 100304 # number of StoreCondReq accesses(hits+misses) +system.cpu.dcache.StoreCondReq_accesses::total 100304 # number of StoreCondReq accesses(hits+misses) +system.cpu.dcache.StoreCondReq_hits::0 100304 # number of StoreCondReq hits +system.cpu.dcache.StoreCondReq_hits::total 100304 # number of StoreCondReq hits +system.cpu.dcache.WriteReq_accesses::0 6674712 # number of WriteReq accesses(hits+misses) +system.cpu.dcache.WriteReq_accesses::total 6674712 # number of WriteReq accesses(hits+misses) +system.cpu.dcache.WriteReq_avg_miss_latency::0 40727.602969 # average WriteReq miss latency system.cpu.dcache.WriteReq_avg_miss_latency::1 inf # average WriteReq miss latency system.cpu.dcache.WriteReq_avg_miss_latency::total inf # average WriteReq miss latency -system.cpu.dcache.WriteReq_avg_mshr_miss_latency 37732.519239 # average WriteReq mshr miss latency +system.cpu.dcache.WriteReq_avg_mshr_miss_latency 37727.353242 # average WriteReq mshr miss latency system.cpu.dcache.WriteReq_avg_mshr_uncacheable_latency inf # average WriteReq mshr uncacheable latency -system.cpu.dcache.WriteReq_hits::0 6501879 # number of WriteReq hits -system.cpu.dcache.WriteReq_hits::total 6501879 # number of WriteReq hits -system.cpu.dcache.WriteReq_miss_latency 7013164500 # number of WriteReq miss cycles -system.cpu.dcache.WriteReq_miss_rate::0 0.025798 # miss rate for WriteReq accesses -system.cpu.dcache.WriteReq_misses::0 172175 # number of WriteReq misses -system.cpu.dcache.WriteReq_misses::total 172175 # number of WriteReq misses -system.cpu.dcache.WriteReq_mshr_miss_latency 6496596500 # number of WriteReq MSHR miss cycles -system.cpu.dcache.WriteReq_mshr_miss_rate::0 0.025798 # mshr miss rate for WriteReq accesses +system.cpu.dcache.WriteReq_hits::0 6502524 # number of WriteReq hits +system.cpu.dcache.WriteReq_hits::total 6502524 # number of WriteReq hits +system.cpu.dcache.WriteReq_miss_latency 7012804500 # number of WriteReq miss cycles +system.cpu.dcache.WriteReq_miss_rate::0 0.025797 # miss rate for WriteReq accesses +system.cpu.dcache.WriteReq_misses::0 172188 # number of WriteReq misses +system.cpu.dcache.WriteReq_misses::total 172188 # number of WriteReq misses +system.cpu.dcache.WriteReq_mshr_miss_latency 6496197500 # number of WriteReq MSHR miss cycles +system.cpu.dcache.WriteReq_mshr_miss_rate::0 0.025797 # mshr miss rate for WriteReq accesses system.cpu.dcache.WriteReq_mshr_miss_rate::1 inf # mshr miss rate for WriteReq accesses system.cpu.dcache.WriteReq_mshr_miss_rate::total inf # mshr miss rate for WriteReq accesses -system.cpu.dcache.WriteReq_mshr_misses 172175 # number of WriteReq MSHR misses -system.cpu.dcache.WriteReq_mshr_uncacheable_latency 927308500 # number of WriteReq MSHR uncacheable cycles +system.cpu.dcache.WriteReq_mshr_misses 172188 # number of WriteReq MSHR misses +system.cpu.dcache.WriteReq_mshr_uncacheable_latency 927430500 # number of WriteReq MSHR uncacheable cycles system.cpu.dcache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked system.cpu.dcache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked -system.cpu.dcache.avg_refs 34.522937 # Average number of references to valid blocks. +system.cpu.dcache.avg_refs 34.521241 # Average number of references to valid blocks. system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked system.cpu.dcache.cache_copies 0 # number of cache copies performed -system.cpu.dcache.demand_accesses::0 14502380 # number of demand (read+write) accesses +system.cpu.dcache.demand_accesses::0 14503977 # number of demand (read+write) accesses system.cpu.dcache.demand_accesses::1 0 # number of demand (read+write) accesses -system.cpu.dcache.demand_accesses::total 14502380 # number of demand (read+write) accesses -system.cpu.dcache.demand_avg_miss_latency::0 26185.582744 # average overall miss latency +system.cpu.dcache.demand_accesses::total 14503977 # number of demand (read+write) accesses +system.cpu.dcache.demand_avg_miss_latency::0 26180.779601 # average overall miss latency system.cpu.dcache.demand_avg_miss_latency::1 inf # average overall miss latency system.cpu.dcache.demand_avg_miss_latency::total inf # average overall miss latency -system.cpu.dcache.demand_avg_mshr_miss_latency 23185.279466 # average overall mshr miss latency -system.cpu.dcache.demand_hits::0 14091865 # number of demand (read+write) hits +system.cpu.dcache.demand_avg_mshr_miss_latency 23180.473928 # average overall mshr miss latency +system.cpu.dcache.demand_hits::0 14093408 # number of demand (read+write) hits system.cpu.dcache.demand_hits::1 0 # number of demand (read+write) hits -system.cpu.dcache.demand_hits::total 14091865 # number of demand (read+write) hits -system.cpu.dcache.demand_miss_latency 10749574500 # number of demand (read+write) miss cycles +system.cpu.dcache.demand_hits::total 14093408 # number of demand (read+write) hits +system.cpu.dcache.demand_miss_latency 10749016500 # number of demand (read+write) miss cycles system.cpu.dcache.demand_miss_rate::0 0.028307 # miss rate for demand accesses system.cpu.dcache.demand_miss_rate::1 no_value # miss rate for demand accesses system.cpu.dcache.demand_miss_rate::total no_value # miss rate for demand accesses -system.cpu.dcache.demand_misses::0 410515 # number of demand (read+write) misses +system.cpu.dcache.demand_misses::0 410569 # number of demand (read+write) misses system.cpu.dcache.demand_misses::1 0 # number of demand (read+write) misses -system.cpu.dcache.demand_misses::total 410515 # number of demand (read+write) misses +system.cpu.dcache.demand_misses::total 410569 # number of demand (read+write) misses system.cpu.dcache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits -system.cpu.dcache.demand_mshr_miss_latency 9517905000 # number of demand (read+write) MSHR miss cycles +system.cpu.dcache.demand_mshr_miss_latency 9517184000 # number of demand (read+write) MSHR miss cycles system.cpu.dcache.demand_mshr_miss_rate::0 0.028307 # mshr miss rate for demand accesses system.cpu.dcache.demand_mshr_miss_rate::1 inf # mshr miss rate for demand accesses system.cpu.dcache.demand_mshr_miss_rate::total inf # mshr miss rate for demand accesses -system.cpu.dcache.demand_mshr_misses 410515 # number of demand (read+write) MSHR misses +system.cpu.dcache.demand_mshr_misses 410569 # number of demand (read+write) MSHR misses system.cpu.dcache.fast_writes 0 # number of fast writes performed system.cpu.dcache.mshr_cap_events 0 # number of times MSHR cap was activated system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate system.cpu.dcache.occ_%::0 0.994514 # Average percentage of cache occupancy -system.cpu.dcache.occ_blocks::0 509.191175 # Average occupied blocks per context -system.cpu.dcache.overall_accesses::0 14502380 # number of overall (read+write) accesses +system.cpu.dcache.occ_blocks::0 509.191392 # Average occupied blocks per context +system.cpu.dcache.overall_accesses::0 14503977 # number of overall (read+write) accesses system.cpu.dcache.overall_accesses::1 0 # number of overall (read+write) accesses -system.cpu.dcache.overall_accesses::total 14502380 # number of overall (read+write) accesses -system.cpu.dcache.overall_avg_miss_latency::0 26185.582744 # average overall miss latency +system.cpu.dcache.overall_accesses::total 14503977 # number of overall (read+write) accesses +system.cpu.dcache.overall_avg_miss_latency::0 26180.779601 # average overall miss latency system.cpu.dcache.overall_avg_miss_latency::1 inf # average overall miss latency system.cpu.dcache.overall_avg_miss_latency::total inf # average overall miss latency -system.cpu.dcache.overall_avg_mshr_miss_latency 23185.279466 # average overall mshr miss latency +system.cpu.dcache.overall_avg_mshr_miss_latency 23180.473928 # average overall mshr miss latency system.cpu.dcache.overall_avg_mshr_uncacheable_latency inf # average overall mshr uncacheable latency -system.cpu.dcache.overall_hits::0 14091865 # number of overall hits +system.cpu.dcache.overall_hits::0 14093408 # number of overall hits system.cpu.dcache.overall_hits::1 0 # number of overall hits -system.cpu.dcache.overall_hits::total 14091865 # number of overall hits -system.cpu.dcache.overall_miss_latency 10749574500 # number of overall miss cycles +system.cpu.dcache.overall_hits::total 14093408 # number of overall hits +system.cpu.dcache.overall_miss_latency 10749016500 # number of overall miss cycles system.cpu.dcache.overall_miss_rate::0 0.028307 # miss rate for overall accesses system.cpu.dcache.overall_miss_rate::1 no_value # miss rate for overall accesses system.cpu.dcache.overall_miss_rate::total no_value # miss rate for overall accesses -system.cpu.dcache.overall_misses::0 410515 # number of overall misses +system.cpu.dcache.overall_misses::0 410569 # number of overall misses system.cpu.dcache.overall_misses::1 0 # number of overall misses -system.cpu.dcache.overall_misses::total 410515 # number of overall misses +system.cpu.dcache.overall_misses::total 410569 # number of overall misses system.cpu.dcache.overall_mshr_hits 0 # number of overall MSHR hits -system.cpu.dcache.overall_mshr_miss_latency 9517905000 # number of overall MSHR miss cycles +system.cpu.dcache.overall_mshr_miss_latency 9517184000 # number of overall MSHR miss cycles system.cpu.dcache.overall_mshr_miss_rate::0 0.028307 # mshr miss rate for overall accesses system.cpu.dcache.overall_mshr_miss_rate::1 inf # mshr miss rate for overall accesses system.cpu.dcache.overall_mshr_miss_rate::total inf # mshr miss rate for overall accesses -system.cpu.dcache.overall_mshr_misses 410515 # number of overall MSHR misses -system.cpu.dcache.overall_mshr_uncacheable_latency 39118426500 # number of overall MSHR uncacheable cycles +system.cpu.dcache.overall_mshr_misses 410569 # number of overall MSHR misses +system.cpu.dcache.overall_mshr_uncacheable_latency 39119291500 # number of overall MSHR uncacheable cycles system.cpu.dcache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses -system.cpu.dcache.replacements 413389 # number of replacements -system.cpu.dcache.sampled_refs 413901 # Sample count of references to valid blocks. +system.cpu.dcache.replacements 413454 # number of replacements +system.cpu.dcache.sampled_refs 413966 # Sample count of references to valid blocks. system.cpu.dcache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions -system.cpu.dcache.tagsinuse 509.191175 # Cycle average of tags in use -system.cpu.dcache.total_refs 14289078 # Total number of references to valid blocks. +system.cpu.dcache.tagsinuse 509.191392 # Cycle average of tags in use +system.cpu.dcache.total_refs 14290620 # Total number of references to valid blocks. system.cpu.dcache.warmup_cycle 658097000 # Cycle when the warmup percentage was hit. -system.cpu.dcache.writebacks 381928 # number of writebacks -system.cpu.dtb.accesses 15530893 # DTB accesses +system.cpu.dcache.writebacks 381963 # number of writebacks +system.cpu.dtb.accesses 15532506 # DTB accesses system.cpu.dtb.align_faults 0 # Number of TLB faults due to alignment restrictions system.cpu.dtb.domain_faults 0 # Number of TLB faults due to domain restrictions -system.cpu.dtb.flush_entries 2229 # Number of entries that have been flushed from TLB +system.cpu.dtb.flush_entries 2224 # Number of entries that have been flushed from TLB system.cpu.dtb.flush_tlb 2 # Number of times complete TLB was flushed system.cpu.dtb.flush_tlb_asid 40 # Number of times TLB was flushed by ASID system.cpu.dtb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA system.cpu.dtb.flush_tlb_mva_asid 33670 # Number of times TLB was flushed by MVA & ASID -system.cpu.dtb.hits 15525358 # DTB hits +system.cpu.dtb.hits 15526972 # DTB hits system.cpu.dtb.inst_accesses 0 # ITB inst accesses system.cpu.dtb.inst_hits 0 # ITB inst hits system.cpu.dtb.inst_misses 0 # ITB inst misses -system.cpu.dtb.misses 5535 # DTB misses +system.cpu.dtb.misses 5534 # DTB misses system.cpu.dtb.perms_faults 255 # Number of TLB faults due to permissions restrictions -system.cpu.dtb.prefetch_faults 763 # Number of TLB faults due to prefetch -system.cpu.dtb.read_accesses 8743955 # DTB read accesses -system.cpu.dtb.read_hits 8739401 # DTB read hits -system.cpu.dtb.read_misses 4554 # DTB read misses -system.cpu.dtb.write_accesses 6786938 # DTB write accesses -system.cpu.dtb.write_hits 6785957 # DTB write hits -system.cpu.dtb.write_misses 981 # DTB write misses -system.cpu.icache.ReadReq_accesses::0 41554370 # number of ReadReq accesses(hits+misses) -system.cpu.icache.ReadReq_accesses::total 41554370 # number of ReadReq accesses(hits+misses) -system.cpu.icache.ReadReq_avg_miss_latency::0 14791.166028 # average ReadReq miss latency +system.cpu.dtb.prefetch_faults 762 # Number of TLB faults due to prefetch +system.cpu.dtb.read_accesses 8744906 # DTB read accesses +system.cpu.dtb.read_hits 8740351 # DTB read hits +system.cpu.dtb.read_misses 4555 # DTB read misses +system.cpu.dtb.write_accesses 6787600 # DTB write accesses +system.cpu.dtb.write_hits 6786621 # DTB write hits +system.cpu.dtb.write_misses 979 # DTB write misses +system.cpu.icache.ReadReq_accesses::0 41556337 # number of ReadReq accesses(hits+misses) +system.cpu.icache.ReadReq_accesses::total 41556337 # number of ReadReq accesses(hits+misses) +system.cpu.icache.ReadReq_avg_miss_latency::0 14789.924361 # average ReadReq miss latency system.cpu.icache.ReadReq_avg_miss_latency::1 inf # average ReadReq miss latency system.cpu.icache.ReadReq_avg_miss_latency::total inf # average ReadReq miss latency -system.cpu.icache.ReadReq_avg_mshr_miss_latency 11789.867728 # average ReadReq mshr miss latency +system.cpu.icache.ReadReq_avg_mshr_miss_latency 11788.627271 # average ReadReq mshr miss latency system.cpu.icache.ReadReq_avg_mshr_uncacheable_latency inf # average ReadReq mshr uncacheable latency -system.cpu.icache.ReadReq_hits::0 41120341 # number of ReadReq hits -system.cpu.icache.ReadReq_hits::total 41120341 # number of ReadReq hits -system.cpu.icache.ReadReq_miss_latency 6419795000 # number of ReadReq miss cycles -system.cpu.icache.ReadReq_miss_rate::0 0.010445 # miss rate for ReadReq accesses -system.cpu.icache.ReadReq_misses::0 434029 # number of ReadReq misses -system.cpu.icache.ReadReq_misses::total 434029 # number of ReadReq misses -system.cpu.icache.ReadReq_mshr_miss_latency 5117144500 # number of ReadReq MSHR miss cycles -system.cpu.icache.ReadReq_mshr_miss_rate::0 0.010445 # mshr miss rate for ReadReq accesses +system.cpu.icache.ReadReq_hits::0 41121903 # number of ReadReq hits +system.cpu.icache.ReadReq_hits::total 41121903 # number of ReadReq hits +system.cpu.icache.ReadReq_miss_latency 6425246000 # number of ReadReq miss cycles +system.cpu.icache.ReadReq_miss_rate::0 0.010454 # miss rate for ReadReq accesses +system.cpu.icache.ReadReq_misses::0 434434 # number of ReadReq misses +system.cpu.icache.ReadReq_misses::total 434434 # number of ReadReq misses +system.cpu.icache.ReadReq_mshr_miss_latency 5121380500 # number of ReadReq MSHR miss cycles +system.cpu.icache.ReadReq_mshr_miss_rate::0 0.010454 # mshr miss rate for ReadReq accesses system.cpu.icache.ReadReq_mshr_miss_rate::1 inf # mshr miss rate for ReadReq accesses system.cpu.icache.ReadReq_mshr_miss_rate::total inf # mshr miss rate for ReadReq accesses -system.cpu.icache.ReadReq_mshr_misses 434029 # number of ReadReq MSHR misses +system.cpu.icache.ReadReq_mshr_misses 434434 # number of ReadReq MSHR misses system.cpu.icache.ReadReq_mshr_uncacheable_latency 349111000 # number of ReadReq MSHR uncacheable cycles system.cpu.icache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked system.cpu.icache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked -system.cpu.icache.avg_refs 94.740999 # Average number of references to valid blocks. +system.cpu.icache.avg_refs 94.656272 # Average number of references to valid blocks. system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked system.cpu.icache.cache_copies 0 # number of cache copies performed -system.cpu.icache.demand_accesses::0 41554370 # number of demand (read+write) accesses +system.cpu.icache.demand_accesses::0 41556337 # number of demand (read+write) accesses system.cpu.icache.demand_accesses::1 0 # number of demand (read+write) accesses -system.cpu.icache.demand_accesses::total 41554370 # number of demand (read+write) accesses -system.cpu.icache.demand_avg_miss_latency::0 14791.166028 # average overall miss latency +system.cpu.icache.demand_accesses::total 41556337 # number of demand (read+write) accesses +system.cpu.icache.demand_avg_miss_latency::0 14789.924361 # average overall miss latency system.cpu.icache.demand_avg_miss_latency::1 inf # average overall miss latency system.cpu.icache.demand_avg_miss_latency::total inf # average overall miss latency -system.cpu.icache.demand_avg_mshr_miss_latency 11789.867728 # average overall mshr miss latency -system.cpu.icache.demand_hits::0 41120341 # number of demand (read+write) hits +system.cpu.icache.demand_avg_mshr_miss_latency 11788.627271 # average overall mshr miss latency +system.cpu.icache.demand_hits::0 41121903 # number of demand (read+write) hits system.cpu.icache.demand_hits::1 0 # number of demand (read+write) hits -system.cpu.icache.demand_hits::total 41120341 # number of demand (read+write) hits -system.cpu.icache.demand_miss_latency 6419795000 # number of demand (read+write) miss cycles -system.cpu.icache.demand_miss_rate::0 0.010445 # miss rate for demand accesses +system.cpu.icache.demand_hits::total 41121903 # number of demand (read+write) hits +system.cpu.icache.demand_miss_latency 6425246000 # number of demand (read+write) miss cycles +system.cpu.icache.demand_miss_rate::0 0.010454 # miss rate for demand accesses system.cpu.icache.demand_miss_rate::1 no_value # miss rate for demand accesses system.cpu.icache.demand_miss_rate::total no_value # miss rate for demand accesses -system.cpu.icache.demand_misses::0 434029 # number of demand (read+write) misses +system.cpu.icache.demand_misses::0 434434 # number of demand (read+write) misses system.cpu.icache.demand_misses::1 0 # number of demand (read+write) misses -system.cpu.icache.demand_misses::total 434029 # number of demand (read+write) misses +system.cpu.icache.demand_misses::total 434434 # number of demand (read+write) misses system.cpu.icache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits -system.cpu.icache.demand_mshr_miss_latency 5117144500 # number of demand (read+write) MSHR miss cycles -system.cpu.icache.demand_mshr_miss_rate::0 0.010445 # mshr miss rate for demand accesses +system.cpu.icache.demand_mshr_miss_latency 5121380500 # number of demand (read+write) MSHR miss cycles +system.cpu.icache.demand_mshr_miss_rate::0 0.010454 # mshr miss rate for demand accesses system.cpu.icache.demand_mshr_miss_rate::1 inf # mshr miss rate for demand accesses system.cpu.icache.demand_mshr_miss_rate::total inf # mshr miss rate for demand accesses -system.cpu.icache.demand_mshr_misses 434029 # number of demand (read+write) MSHR misses +system.cpu.icache.demand_mshr_misses 434434 # number of demand (read+write) MSHR misses system.cpu.icache.fast_writes 0 # number of fast writes performed system.cpu.icache.mshr_cap_events 0 # number of times MSHR cap was activated system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate -system.cpu.icache.occ_%::0 0.945960 # Average percentage of cache occupancy -system.cpu.icache.occ_blocks::0 484.331512 # Average occupied blocks per context -system.cpu.icache.overall_accesses::0 41554370 # number of overall (read+write) accesses +system.cpu.icache.occ_%::0 0.945963 # Average percentage of cache occupancy +system.cpu.icache.occ_blocks::0 484.333151 # Average occupied blocks per context +system.cpu.icache.overall_accesses::0 41556337 # number of overall (read+write) accesses system.cpu.icache.overall_accesses::1 0 # number of overall (read+write) accesses -system.cpu.icache.overall_accesses::total 41554370 # number of overall (read+write) accesses -system.cpu.icache.overall_avg_miss_latency::0 14791.166028 # average overall miss latency +system.cpu.icache.overall_accesses::total 41556337 # number of overall (read+write) accesses +system.cpu.icache.overall_avg_miss_latency::0 14789.924361 # average overall miss latency system.cpu.icache.overall_avg_miss_latency::1 inf # average overall miss latency system.cpu.icache.overall_avg_miss_latency::total inf # average overall miss latency -system.cpu.icache.overall_avg_mshr_miss_latency 11789.867728 # average overall mshr miss latency +system.cpu.icache.overall_avg_mshr_miss_latency 11788.627271 # average overall mshr miss latency system.cpu.icache.overall_avg_mshr_uncacheable_latency inf # average overall mshr uncacheable latency -system.cpu.icache.overall_hits::0 41120341 # number of overall hits +system.cpu.icache.overall_hits::0 41121903 # number of overall hits system.cpu.icache.overall_hits::1 0 # number of overall hits -system.cpu.icache.overall_hits::total 41120341 # number of overall hits -system.cpu.icache.overall_miss_latency 6419795000 # number of overall miss cycles -system.cpu.icache.overall_miss_rate::0 0.010445 # miss rate for overall accesses +system.cpu.icache.overall_hits::total 41121903 # number of overall hits +system.cpu.icache.overall_miss_latency 6425246000 # number of overall miss cycles +system.cpu.icache.overall_miss_rate::0 0.010454 # miss rate for overall accesses system.cpu.icache.overall_miss_rate::1 no_value # miss rate for overall accesses system.cpu.icache.overall_miss_rate::total no_value # miss rate for overall accesses -system.cpu.icache.overall_misses::0 434029 # number of overall misses +system.cpu.icache.overall_misses::0 434434 # number of overall misses system.cpu.icache.overall_misses::1 0 # number of overall misses -system.cpu.icache.overall_misses::total 434029 # number of overall misses +system.cpu.icache.overall_misses::total 434434 # number of overall misses system.cpu.icache.overall_mshr_hits 0 # number of overall MSHR hits -system.cpu.icache.overall_mshr_miss_latency 5117144500 # number of overall MSHR miss cycles -system.cpu.icache.overall_mshr_miss_rate::0 0.010445 # mshr miss rate for overall accesses +system.cpu.icache.overall_mshr_miss_latency 5121380500 # number of overall MSHR miss cycles +system.cpu.icache.overall_mshr_miss_rate::0 0.010454 # mshr miss rate for overall accesses system.cpu.icache.overall_mshr_miss_rate::1 inf # mshr miss rate for overall accesses system.cpu.icache.overall_mshr_miss_rate::total inf # mshr miss rate for overall accesses -system.cpu.icache.overall_mshr_misses 434029 # number of overall MSHR misses +system.cpu.icache.overall_mshr_misses 434434 # number of overall MSHR misses system.cpu.icache.overall_mshr_uncacheable_latency 349111000 # number of overall MSHR uncacheable cycles system.cpu.icache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses -system.cpu.icache.replacements 433517 # number of replacements -system.cpu.icache.sampled_refs 434029 # Sample count of references to valid blocks. +system.cpu.icache.replacements 433922 # number of replacements +system.cpu.icache.sampled_refs 434434 # Sample count of references to valid blocks. system.cpu.icache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions -system.cpu.icache.tagsinuse 484.331512 # Cycle average of tags in use -system.cpu.icache.total_refs 41120341 # Total number of references to valid blocks. -system.cpu.icache.warmup_cycle 14252346000 # Cycle when the warmup percentage was hit. -system.cpu.icache.writebacks 33990 # number of writebacks +system.cpu.icache.tagsinuse 484.333151 # Cycle average of tags in use +system.cpu.icache.total_refs 41121903 # Total number of references to valid blocks. +system.cpu.icache.warmup_cycle 14253166000 # Cycle when the warmup percentage was hit. +system.cpu.icache.writebacks 34027 # number of writebacks system.cpu.idle_fraction 0 # Percentage of idle cycles -system.cpu.itb.accesses 41557189 # DTB accesses +system.cpu.itb.accesses 41559156 # DTB accesses system.cpu.itb.align_faults 0 # Number of TLB faults due to alignment restrictions system.cpu.itb.domain_faults 0 # Number of TLB faults due to domain restrictions system.cpu.itb.flush_entries 1478 # Number of entries that have been flushed from TLB @@ -254,9 +254,9 @@ system.cpu.itb.flush_tlb 2 # Nu system.cpu.itb.flush_tlb_asid 40 # Number of times TLB was flushed by ASID system.cpu.itb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA system.cpu.itb.flush_tlb_mva_asid 33670 # Number of times TLB was flushed by MVA & ASID -system.cpu.itb.hits 41554370 # DTB hits -system.cpu.itb.inst_accesses 41557189 # ITB inst accesses -system.cpu.itb.inst_hits 41554370 # ITB inst hits +system.cpu.itb.hits 41556337 # DTB hits +system.cpu.itb.inst_accesses 41559156 # ITB inst accesses +system.cpu.itb.inst_hits 41556337 # ITB inst hits system.cpu.itb.inst_misses 2819 # ITB inst misses system.cpu.itb.misses 2819 # DTB misses system.cpu.itb.perms_faults 0 # Number of TLB faults due to permissions restrictions @@ -270,25 +270,25 @@ system.cpu.itb.write_misses 0 # DT system.cpu.kern.inst.arm 0 # number of arm instructions executed system.cpu.kern.inst.quiesce 0 # number of quiesce instructions executed system.cpu.not_idle_fraction 1 # Percentage of non-idle cycles -system.cpu.numCycles 228793760 # number of cpu cycles simulated +system.cpu.numCycles 228811404 # number of cpu cycles simulated system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed system.cpu.numWorkItemsStarted 0 # number of work items this cpu started -system.cpu.num_busy_cycles 228793760 # Number of busy cycles -system.cpu.num_conditional_control_insts 7027251 # number of instructions that are conditional controls -system.cpu.num_fp_alu_accesses 6058 # Number of float alu accesses -system.cpu.num_fp_insts 6058 # number of float instructions -system.cpu.num_fp_register_reads 4226 # number of times the floating registers were read +system.cpu.num_busy_cycles 228811404 # Number of busy cycles +system.cpu.num_conditional_control_insts 7027409 # number of instructions that are conditional controls +system.cpu.num_fp_alu_accesses 6059 # Number of float alu accesses +system.cpu.num_fp_insts 6059 # number of float instructions +system.cpu.num_fp_register_reads 4227 # number of times the floating registers were read system.cpu.num_fp_register_writes 1834 # number of times the floating registers were written -system.cpu.num_func_calls 1109649 # number of times a function call or return occured +system.cpu.num_func_calls 1109850 # number of times a function call or return occured system.cpu.num_idle_cycles 0 # Number of idle cycles -system.cpu.num_insts 51229325 # Number of instructions executed -system.cpu.num_int_alu_accesses 42499970 # Number of integer alu accesses -system.cpu.num_int_insts 42499970 # number of integer instructions -system.cpu.num_int_register_reads 139350355 # number of times the integer registers were read -system.cpu.num_int_register_writes 34546681 # number of times the integer registers were written -system.cpu.num_load_insts 9205633 # Number of load instructions -system.cpu.num_mem_refs 16289741 # number of memory refs -system.cpu.num_store_insts 7084108 # Number of store instructions +system.cpu.num_insts 51232482 # Number of instructions executed +system.cpu.num_int_alu_accesses 42503602 # Number of integer alu accesses +system.cpu.num_int_insts 42503602 # number of integer instructions +system.cpu.num_int_register_reads 139360817 # number of times the integer registers were read +system.cpu.num_int_register_writes 34549221 # number of times the integer registers were written +system.cpu.num_load_insts 9206942 # Number of load instructions +system.cpu.num_mem_refs 16291727 # number of memory refs +system.cpu.num_store_insts 7084785 # Number of store instructions system.iocache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked system.iocache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked system.iocache.avg_refs no_value # Average number of references to valid blocks. @@ -356,140 +356,140 @@ system.iocache.tagsinuse 0 # Cy system.iocache.total_refs 0 # Total number of references to valid blocks. system.iocache.warmup_cycle 0 # Cycle when the warmup percentage was hit. system.iocache.writebacks 0 # number of writebacks -system.l2c.ReadExReq_accesses::0 170341 # number of ReadExReq accesses(hits+misses) -system.l2c.ReadExReq_accesses::total 170341 # number of ReadExReq accesses(hits+misses) +system.l2c.ReadExReq_accesses::0 170357 # number of ReadExReq accesses(hits+misses) +system.l2c.ReadExReq_accesses::total 170357 # number of ReadExReq accesses(hits+misses) system.l2c.ReadExReq_avg_miss_latency::0 52000 # average ReadExReq miss latency system.l2c.ReadExReq_avg_miss_latency::1 inf # average ReadExReq miss latency system.l2c.ReadExReq_avg_miss_latency::total inf # average ReadExReq miss latency system.l2c.ReadExReq_avg_mshr_miss_latency 40000 # average ReadExReq mshr miss latency -system.l2c.ReadExReq_hits::0 62528 # number of ReadExReq hits -system.l2c.ReadExReq_hits::total 62528 # number of ReadExReq hits -system.l2c.ReadExReq_miss_latency 5606276000 # number of ReadExReq miss cycles -system.l2c.ReadExReq_miss_rate::0 0.632925 # miss rate for ReadExReq accesses -system.l2c.ReadExReq_misses::0 107813 # number of ReadExReq misses -system.l2c.ReadExReq_misses::total 107813 # number of ReadExReq misses -system.l2c.ReadExReq_mshr_miss_latency 4312520000 # number of ReadExReq MSHR miss cycles -system.l2c.ReadExReq_mshr_miss_rate::0 0.632925 # mshr miss rate for ReadExReq accesses +system.l2c.ReadExReq_hits::0 62554 # number of ReadExReq hits +system.l2c.ReadExReq_hits::total 62554 # number of ReadExReq hits +system.l2c.ReadExReq_miss_latency 5605756000 # number of ReadExReq miss cycles +system.l2c.ReadExReq_miss_rate::0 0.632806 # miss rate for ReadExReq accesses +system.l2c.ReadExReq_misses::0 107803 # number of ReadExReq misses +system.l2c.ReadExReq_misses::total 107803 # number of ReadExReq misses +system.l2c.ReadExReq_mshr_miss_latency 4312120000 # number of ReadExReq MSHR miss cycles +system.l2c.ReadExReq_mshr_miss_rate::0 0.632806 # mshr miss rate for ReadExReq accesses system.l2c.ReadExReq_mshr_miss_rate::1 inf # mshr miss rate for ReadExReq accesses system.l2c.ReadExReq_mshr_miss_rate::total inf # mshr miss rate for ReadExReq accesses -system.l2c.ReadExReq_mshr_misses 107813 # number of ReadExReq MSHR misses -system.l2c.ReadReq_accesses::0 675455 # number of ReadReq accesses(hits+misses) -system.l2c.ReadReq_accesses::1 5724 # number of ReadReq accesses(hits+misses) -system.l2c.ReadReq_accesses::total 681179 # number of ReadReq accesses(hits+misses) -system.l2c.ReadReq_avg_miss_latency::0 52080.460087 # average ReadReq miss latency -system.l2c.ReadReq_avg_miss_latency::1 33716517.857143 # average ReadReq miss latency -system.l2c.ReadReq_avg_miss_latency::total 33768598.317230 # average ReadReq miss latency +system.l2c.ReadExReq_mshr_misses 107803 # number of ReadExReq MSHR misses +system.l2c.ReadReq_accesses::0 675906 # number of ReadReq accesses(hits+misses) +system.l2c.ReadReq_accesses::1 5729 # number of ReadReq accesses(hits+misses) +system.l2c.ReadReq_accesses::total 681635 # number of ReadReq accesses(hits+misses) +system.l2c.ReadReq_avg_miss_latency::0 52083.462261 # average ReadReq miss latency +system.l2c.ReadReq_avg_miss_latency::1 32503672.413793 # average ReadReq miss latency +system.l2c.ReadReq_avg_miss_latency::total 32555755.876054 # average ReadReq miss latency system.l2c.ReadReq_avg_mshr_miss_latency 40000 # average ReadReq mshr miss latency system.l2c.ReadReq_avg_mshr_uncacheable_latency inf # average ReadReq mshr uncacheable latency -system.l2c.ReadReq_hits::0 657328 # number of ReadReq hits -system.l2c.ReadReq_hits::1 5696 # number of ReadReq hits -system.l2c.ReadReq_hits::total 663024 # number of ReadReq hits -system.l2c.ReadReq_miss_latency 944062500 # number of ReadReq miss cycles -system.l2c.ReadReq_miss_rate::0 0.026837 # miss rate for ReadReq accesses -system.l2c.ReadReq_miss_rate::1 0.004892 # miss rate for ReadReq accesses -system.l2c.ReadReq_miss_rate::total 0.031728 # miss rate for ReadReq accesses -system.l2c.ReadReq_misses::0 18127 # number of ReadReq misses -system.l2c.ReadReq_misses::1 28 # number of ReadReq misses -system.l2c.ReadReq_misses::total 18155 # number of ReadReq misses -system.l2c.ReadReq_mshr_miss_latency 726200000 # number of ReadReq MSHR miss cycles -system.l2c.ReadReq_mshr_miss_rate::0 0.026878 # mshr miss rate for ReadReq accesses -system.l2c.ReadReq_mshr_miss_rate::1 3.171733 # mshr miss rate for ReadReq accesses -system.l2c.ReadReq_mshr_miss_rate::total 3.198611 # mshr miss rate for ReadReq accesses -system.l2c.ReadReq_mshr_misses 18155 # number of ReadReq MSHR misses -system.l2c.ReadReq_mshr_uncacheable_latency 29199871000 # number of ReadReq MSHR uncacheable cycles -system.l2c.UpgradeReq_accesses::0 1834 # number of UpgradeReq accesses(hits+misses) -system.l2c.UpgradeReq_accesses::total 1834 # number of UpgradeReq accesses(hits+misses) -system.l2c.UpgradeReq_avg_miss_latency::0 486.784141 # average UpgradeReq miss latency +system.l2c.ReadReq_hits::0 657808 # number of ReadReq hits +system.l2c.ReadReq_hits::1 5700 # number of ReadReq hits +system.l2c.ReadReq_hits::total 663508 # number of ReadReq hits +system.l2c.ReadReq_miss_latency 942606500 # number of ReadReq miss cycles +system.l2c.ReadReq_miss_rate::0 0.026776 # miss rate for ReadReq accesses +system.l2c.ReadReq_miss_rate::1 0.005062 # miss rate for ReadReq accesses +system.l2c.ReadReq_miss_rate::total 0.031838 # miss rate for ReadReq accesses +system.l2c.ReadReq_misses::0 18098 # number of ReadReq misses +system.l2c.ReadReq_misses::1 29 # number of ReadReq misses +system.l2c.ReadReq_misses::total 18127 # number of ReadReq misses +system.l2c.ReadReq_mshr_miss_latency 725080000 # number of ReadReq MSHR miss cycles +system.l2c.ReadReq_mshr_miss_rate::0 0.026819 # mshr miss rate for ReadReq accesses +system.l2c.ReadReq_mshr_miss_rate::1 3.164078 # mshr miss rate for ReadReq accesses +system.l2c.ReadReq_mshr_miss_rate::total 3.190896 # mshr miss rate for ReadReq accesses +system.l2c.ReadReq_mshr_misses 18127 # number of ReadReq MSHR misses +system.l2c.ReadReq_mshr_uncacheable_latency 29200537000 # number of ReadReq MSHR uncacheable cycles +system.l2c.UpgradeReq_accesses::0 1831 # number of UpgradeReq accesses(hits+misses) +system.l2c.UpgradeReq_accesses::total 1831 # number of UpgradeReq accesses(hits+misses) +system.l2c.UpgradeReq_avg_miss_latency::0 487.589630 # average UpgradeReq miss latency system.l2c.UpgradeReq_avg_miss_latency::1 inf # average UpgradeReq miss latency system.l2c.UpgradeReq_avg_miss_latency::total inf # average UpgradeReq miss latency system.l2c.UpgradeReq_avg_mshr_miss_latency 40000 # average UpgradeReq mshr miss latency system.l2c.UpgradeReq_hits::0 18 # number of UpgradeReq hits system.l2c.UpgradeReq_hits::total 18 # number of UpgradeReq hits system.l2c.UpgradeReq_miss_latency 884000 # number of UpgradeReq miss cycles -system.l2c.UpgradeReq_miss_rate::0 0.990185 # miss rate for UpgradeReq accesses -system.l2c.UpgradeReq_misses::0 1816 # number of UpgradeReq misses -system.l2c.UpgradeReq_misses::total 1816 # number of UpgradeReq misses -system.l2c.UpgradeReq_mshr_miss_latency 72640000 # number of UpgradeReq MSHR miss cycles -system.l2c.UpgradeReq_mshr_miss_rate::0 0.990185 # mshr miss rate for UpgradeReq accesses +system.l2c.UpgradeReq_miss_rate::0 0.990169 # miss rate for UpgradeReq accesses +system.l2c.UpgradeReq_misses::0 1813 # number of UpgradeReq misses +system.l2c.UpgradeReq_misses::total 1813 # number of UpgradeReq misses +system.l2c.UpgradeReq_mshr_miss_latency 72520000 # number of UpgradeReq MSHR miss cycles +system.l2c.UpgradeReq_mshr_miss_rate::0 0.990169 # mshr miss rate for UpgradeReq accesses system.l2c.UpgradeReq_mshr_miss_rate::1 inf # mshr miss rate for UpgradeReq accesses system.l2c.UpgradeReq_mshr_miss_rate::total inf # mshr miss rate for UpgradeReq accesses -system.l2c.UpgradeReq_mshr_misses 1816 # number of UpgradeReq MSHR misses +system.l2c.UpgradeReq_mshr_misses 1813 # number of UpgradeReq MSHR misses system.l2c.WriteReq_avg_mshr_uncacheable_latency inf # average WriteReq mshr uncacheable latency -system.l2c.WriteReq_mshr_uncacheable_latency 740804000 # number of WriteReq MSHR uncacheable cycles -system.l2c.Writeback_accesses::0 415918 # number of Writeback accesses(hits+misses) -system.l2c.Writeback_accesses::total 415918 # number of Writeback accesses(hits+misses) -system.l2c.Writeback_hits::0 415918 # number of Writeback hits -system.l2c.Writeback_hits::total 415918 # number of Writeback hits +system.l2c.WriteReq_mshr_uncacheable_latency 740916000 # number of WriteReq MSHR uncacheable cycles +system.l2c.Writeback_accesses::0 415990 # number of Writeback accesses(hits+misses) +system.l2c.Writeback_accesses::total 415990 # number of Writeback accesses(hits+misses) +system.l2c.Writeback_hits::0 415990 # number of Writeback hits +system.l2c.Writeback_hits::total 415990 # number of Writeback hits system.l2c.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked system.l2c.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked -system.l2c.avg_refs 7.061430 # Average number of references to valid blocks. +system.l2c.avg_refs 7.063302 # Average number of references to valid blocks. system.l2c.blocked::no_mshrs 0 # number of cycles access was blocked system.l2c.blocked::no_targets 0 # number of cycles access was blocked system.l2c.blocked_cycles::no_mshrs 0 # number of cycles access was blocked system.l2c.blocked_cycles::no_targets 0 # number of cycles access was blocked system.l2c.cache_copies 0 # number of cache copies performed -system.l2c.demand_accesses::0 845796 # number of demand (read+write) accesses -system.l2c.demand_accesses::1 5724 # number of demand (read+write) accesses -system.l2c.demand_accesses::total 851520 # number of demand (read+write) accesses -system.l2c.demand_avg_miss_latency::0 52011.580912 # average overall miss latency -system.l2c.demand_avg_miss_latency::1 233940660.714286 # average overall miss latency -system.l2c.demand_avg_miss_latency::total 233992672.295197 # average overall miss latency +system.l2c.demand_accesses::0 846263 # number of demand (read+write) accesses +system.l2c.demand_accesses::1 5729 # number of demand (read+write) accesses +system.l2c.demand_accesses::total 851992 # number of demand (read+write) accesses +system.l2c.demand_avg_miss_latency::0 52011.997522 # average overall miss latency +system.l2c.demand_avg_miss_latency::1 225805603.448276 # average overall miss latency +system.l2c.demand_avg_miss_latency::total 225857615.445798 # average overall miss latency system.l2c.demand_avg_mshr_miss_latency 40000 # average overall mshr miss latency -system.l2c.demand_hits::0 719856 # number of demand (read+write) hits -system.l2c.demand_hits::1 5696 # number of demand (read+write) hits -system.l2c.demand_hits::total 725552 # number of demand (read+write) hits -system.l2c.demand_miss_latency 6550338500 # number of demand (read+write) miss cycles -system.l2c.demand_miss_rate::0 0.148901 # miss rate for demand accesses -system.l2c.demand_miss_rate::1 0.004892 # miss rate for demand accesses -system.l2c.demand_miss_rate::total 0.153793 # miss rate for demand accesses -system.l2c.demand_misses::0 125940 # number of demand (read+write) misses -system.l2c.demand_misses::1 28 # number of demand (read+write) misses -system.l2c.demand_misses::total 125968 # number of demand (read+write) misses +system.l2c.demand_hits::0 720362 # number of demand (read+write) hits +system.l2c.demand_hits::1 5700 # number of demand (read+write) hits +system.l2c.demand_hits::total 726062 # number of demand (read+write) hits +system.l2c.demand_miss_latency 6548362500 # number of demand (read+write) miss cycles +system.l2c.demand_miss_rate::0 0.148773 # miss rate for demand accesses +system.l2c.demand_miss_rate::1 0.005062 # miss rate for demand accesses +system.l2c.demand_miss_rate::total 0.153835 # miss rate for demand accesses +system.l2c.demand_misses::0 125901 # number of demand (read+write) misses +system.l2c.demand_misses::1 29 # number of demand (read+write) misses +system.l2c.demand_misses::total 125930 # number of demand (read+write) misses system.l2c.demand_mshr_hits 0 # number of demand (read+write) MSHR hits -system.l2c.demand_mshr_miss_latency 5038720000 # number of demand (read+write) MSHR miss cycles -system.l2c.demand_mshr_miss_rate::0 0.148934 # mshr miss rate for demand accesses -system.l2c.demand_mshr_miss_rate::1 22.006988 # mshr miss rate for demand accesses -system.l2c.demand_mshr_miss_rate::total 22.155922 # mshr miss rate for demand accesses -system.l2c.demand_mshr_misses 125968 # number of demand (read+write) MSHR misses +system.l2c.demand_mshr_miss_latency 5037200000 # number of demand (read+write) MSHR miss cycles +system.l2c.demand_mshr_miss_rate::0 0.148807 # mshr miss rate for demand accesses +system.l2c.demand_mshr_miss_rate::1 21.981149 # mshr miss rate for demand accesses +system.l2c.demand_mshr_miss_rate::total 22.129956 # mshr miss rate for demand accesses +system.l2c.demand_mshr_misses 125930 # number of demand (read+write) MSHR misses system.l2c.fast_writes 0 # number of fast writes performed system.l2c.mshr_cap_events 0 # number of times MSHR cap was activated system.l2c.no_allocate_misses 0 # Number of misses that were no-allocate -system.l2c.occ_%::0 0.081501 # Average percentage of cache occupancy -system.l2c.occ_%::1 0.478004 # Average percentage of cache occupancy -system.l2c.occ_blocks::0 5341.251518 # Average occupied blocks per context -system.l2c.occ_blocks::1 31326.461137 # Average occupied blocks per context -system.l2c.overall_accesses::0 845796 # number of overall (read+write) accesses -system.l2c.overall_accesses::1 5724 # number of overall (read+write) accesses -system.l2c.overall_accesses::total 851520 # number of overall (read+write) accesses -system.l2c.overall_avg_miss_latency::0 52011.580912 # average overall miss latency -system.l2c.overall_avg_miss_latency::1 233940660.714286 # average overall miss latency -system.l2c.overall_avg_miss_latency::total 233992672.295197 # average overall miss latency +system.l2c.occ_%::0 0.081395 # Average percentage of cache occupancy +system.l2c.occ_%::1 0.478089 # Average percentage of cache occupancy +system.l2c.occ_blocks::0 5334.310202 # Average occupied blocks per context +system.l2c.occ_blocks::1 31332.032709 # Average occupied blocks per context +system.l2c.overall_accesses::0 846263 # number of overall (read+write) accesses +system.l2c.overall_accesses::1 5729 # number of overall (read+write) accesses +system.l2c.overall_accesses::total 851992 # number of overall (read+write) accesses +system.l2c.overall_avg_miss_latency::0 52011.997522 # average overall miss latency +system.l2c.overall_avg_miss_latency::1 225805603.448276 # average overall miss latency +system.l2c.overall_avg_miss_latency::total 225857615.445798 # average overall miss latency system.l2c.overall_avg_mshr_miss_latency 40000 # average overall mshr miss latency system.l2c.overall_avg_mshr_uncacheable_latency inf # average overall mshr uncacheable latency -system.l2c.overall_hits::0 719856 # number of overall hits -system.l2c.overall_hits::1 5696 # number of overall hits -system.l2c.overall_hits::total 725552 # number of overall hits -system.l2c.overall_miss_latency 6550338500 # number of overall miss cycles -system.l2c.overall_miss_rate::0 0.148901 # miss rate for overall accesses -system.l2c.overall_miss_rate::1 0.004892 # miss rate for overall accesses -system.l2c.overall_miss_rate::total 0.153793 # miss rate for overall accesses -system.l2c.overall_misses::0 125940 # number of overall misses -system.l2c.overall_misses::1 28 # number of overall misses -system.l2c.overall_misses::total 125968 # number of overall misses +system.l2c.overall_hits::0 720362 # number of overall hits +system.l2c.overall_hits::1 5700 # number of overall hits +system.l2c.overall_hits::total 726062 # number of overall hits +system.l2c.overall_miss_latency 6548362500 # number of overall miss cycles +system.l2c.overall_miss_rate::0 0.148773 # miss rate for overall accesses +system.l2c.overall_miss_rate::1 0.005062 # miss rate for overall accesses +system.l2c.overall_miss_rate::total 0.153835 # miss rate for overall accesses +system.l2c.overall_misses::0 125901 # number of overall misses +system.l2c.overall_misses::1 29 # number of overall misses +system.l2c.overall_misses::total 125930 # number of overall misses system.l2c.overall_mshr_hits 0 # number of overall MSHR hits -system.l2c.overall_mshr_miss_latency 5038720000 # number of overall MSHR miss cycles -system.l2c.overall_mshr_miss_rate::0 0.148934 # mshr miss rate for overall accesses -system.l2c.overall_mshr_miss_rate::1 22.006988 # mshr miss rate for overall accesses -system.l2c.overall_mshr_miss_rate::total 22.155922 # mshr miss rate for overall accesses -system.l2c.overall_mshr_misses 125968 # number of overall MSHR misses -system.l2c.overall_mshr_uncacheable_latency 29940675000 # number of overall MSHR uncacheable cycles +system.l2c.overall_mshr_miss_latency 5037200000 # number of overall MSHR miss cycles +system.l2c.overall_mshr_miss_rate::0 0.148807 # mshr miss rate for overall accesses +system.l2c.overall_mshr_miss_rate::1 21.981149 # mshr miss rate for overall accesses +system.l2c.overall_mshr_miss_rate::total 22.129956 # mshr miss rate for overall accesses +system.l2c.overall_mshr_misses 125930 # number of overall MSHR misses +system.l2c.overall_mshr_uncacheable_latency 29941453000 # number of overall MSHR uncacheable cycles system.l2c.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses -system.l2c.replacements 93229 # number of replacements -system.l2c.sampled_refs 124678 # Sample count of references to valid blocks. +system.l2c.replacements 93179 # number of replacements +system.l2c.sampled_refs 124640 # Sample count of references to valid blocks. system.l2c.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions -system.l2c.tagsinuse 36667.712655 # Cycle average of tags in use -system.l2c.total_refs 880405 # Total number of references to valid blocks. +system.l2c.tagsinuse 36666.342911 # Cycle average of tags in use +system.l2c.total_refs 880370 # Total number of references to valid blocks. system.l2c.warmup_cycle 0 # Cycle when the warmup percentage was hit. -system.l2c.writebacks 87341 # number of writebacks +system.l2c.writebacks 87304 # number of writebacks ---------- End Simulation Statistics ---------- diff --git a/tests/quick/10.linux-boot/ref/arm/linux/realview-simple-timing/system.terminal b/tests/quick/10.linux-boot/ref/arm/linux/realview-simple-timing/system.terminal index 26233ccc0..6933aa33c 100644 Binary files a/tests/quick/10.linux-boot/ref/arm/linux/realview-simple-timing/system.terminal and b/tests/quick/10.linux-boot/ref/arm/linux/realview-simple-timing/system.terminal differ