move initCPU, processInterrupts declaration to core_specific file.
--HG-- extra : convert_revision : 9bc88380f05f86c68117280f555c77eb4c627d7b
This commit is contained in:
parent
10e0ae5407
commit
52e6aa6284
2 changed files with 32 additions and 43 deletions
|
@ -1,51 +1,49 @@
|
||||||
/*
|
/*
|
||||||
* Copyright N) 2007 MIPS Technologies, Inc. All Rights Reserved
|
* Copyright (c) 2007 MIPS Technologies, Inc.
|
||||||
|
* All rights reserved.
|
||||||
*
|
*
|
||||||
* This software is part of the M5 simulator.
|
* Redistribution and use in source and binary forms, with or without
|
||||||
|
* modification, are permitted provided that the following conditions are
|
||||||
|
* met: redistributions of source code must retain the above copyright
|
||||||
|
* notice, this list of conditions and the following disclaimer;
|
||||||
|
* redistributions in binary form must reproduce the above copyright
|
||||||
|
* notice, this list of conditions and the following disclaimer in the
|
||||||
|
* documentation and/or other materials provided with the distribution;
|
||||||
|
* neither the name of the copyright holders nor the names of its
|
||||||
|
* contributors may be used to endorse or promote products derived from
|
||||||
|
* this software without specific prior written permission.
|
||||||
*
|
*
|
||||||
* THIS IS A LEGAL AGREEMENT. BY DOWNLOADING, USING, COPYING, CREATING
|
* THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
|
||||||
* DERIVATIVE WORKS, AND/OR DISTRIBUTING THIS SOFTWARE YOU ARE AGREEING
|
* "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
|
||||||
* TO THESE TERMS AND CONDITIONS.
|
* LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
|
||||||
*
|
* A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
|
||||||
* Permission is granted to use, copy, create derivative works and
|
* OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
|
||||||
* distribute this software and such derivative works for any purpose,
|
* SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
|
||||||
* so long as (1) the copyright notice above, this grant of permission,
|
* LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
|
||||||
* and the disclaimer below appear in all copies and derivative works
|
* DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
|
||||||
* made, (2) the copyright notice above is augmented as appropriate to
|
* THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
|
||||||
* reflect the addition of any new copyrightable work in a derivative
|
* (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
|
||||||
* work (e.g., Copyright N) <Publication Year> Copyright Owner), and (3)
|
* OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
||||||
* the name of MIPS Technologies, Inc. ($(B!H(BMIPS$(B!I(B) is not used in any
|
|
||||||
* advertising or publicity pertaining to the use or distribution of
|
|
||||||
* this software without specific, written prior authorization.
|
|
||||||
*
|
|
||||||
* THIS SOFTWARE IS PROVIDED $(B!H(BAS IS.$(B!I(B MIPS MAKES NO WARRANTIES AND
|
|
||||||
* DISCLAIMS ALL WARRANTIES, WHETHER EXPRESS, STATUTORY, IMPLIED OR
|
|
||||||
* OTHERWISE, INCLUDING BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
|
|
||||||
* MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND
|
|
||||||
* NON-INFRINGEMENT OF THIRD PARTY RIGHTS, REGARDING THIS SOFTWARE.
|
|
||||||
* IN NO EVENT SHALL MIPS BE LIABLE FOR ANY DAMAGES, INCLUDING DIRECT,
|
|
||||||
* INDIRECT, INCIDENTAL, CONSEQUENTIAL, SPECIAL, OR PUNITIVE DAMAGES OF
|
|
||||||
* ANY KIND OR NATURE, ARISING OUT OF OR IN CONNECTION WITH THIS AGREEMENT,
|
|
||||||
* THIS SOFTWARE AND/OR THE USE OF THIS SOFTWARE, WHETHER SUCH LIABILITY
|
|
||||||
* IS ASSERTED ON THE BASIS OF CONTRACT, TORT (INCLUDING NEGLIGENCE OR
|
|
||||||
* STRICT LIABILITY), OR OTHERWISE, EVEN IF MIPS HAS BEEN WARNED OF THE
|
|
||||||
* POSSIBILITY OF ANY SUCH LOSS OR DAMAGE IN ADVANCE.
|
|
||||||
*
|
*
|
||||||
* Authors: Jaidev Patwardhan
|
* Authors: Jaidev Patwardhan
|
||||||
*
|
|
||||||
*/
|
*/
|
||||||
|
|
||||||
|
|
||||||
#ifndef __ARCH_MIPS_CORE_SPECIFIC_HH__
|
#ifndef __ARCH_MIPS_CORE_SPECIFIC_HH__
|
||||||
#define __ARCH_MIPS_CORE_SPECIFIC_HH__
|
#define __ARCH_MIPS_CORE_SPECIFIC_HH__
|
||||||
|
|
||||||
#include "arch/mips/isa_traits.hh"
|
#include "arch/mips/isa_traits.hh"
|
||||||
|
|
||||||
|
class ThreadContext;
|
||||||
|
|
||||||
namespace MipsISA {
|
namespace MipsISA {
|
||||||
|
void initCPU(ThreadContext *tc, int cpuId);
|
||||||
|
|
||||||
|
/**
|
||||||
|
* Function to check for and process any interrupts.
|
||||||
|
* @param tc The thread context.
|
||||||
|
*/
|
||||||
|
template <class CPU>
|
||||||
|
void processInterrupts(CPU *cpu);
|
||||||
};
|
};
|
||||||
|
|
||||||
#endif // __ARCH_MIPS_CORE_SPECIFIC_HH__
|
#endif // __ARCH_MIPS_CORE_SPECIFIC_HH__
|
||||||
|
|
|
@ -141,15 +141,6 @@ namespace MipsISA {
|
||||||
//
|
//
|
||||||
// CPU Utility
|
// CPU Utility
|
||||||
//
|
//
|
||||||
void initCPU(ThreadContext *tc, int cpuId);
|
|
||||||
|
|
||||||
/**
|
|
||||||
* Function to check for and process any interrupts.
|
|
||||||
* @param tc The thread context.
|
|
||||||
*/
|
|
||||||
template <class TC>
|
|
||||||
void processInterrupts(TC *tc);
|
|
||||||
|
|
||||||
void startupCPU(ThreadContext *tc, int cpuId);
|
void startupCPU(ThreadContext *tc, int cpuId);
|
||||||
};
|
};
|
||||||
|
|
||||||
|
|
Loading…
Reference in a new issue