power: Add power states to ClockedObject

Add 4 power states to the ClockedObject, provides necessary access functions
to check and update the power state. Default power state is UNDEFINED, it is
responsibility of the respective simulation model to provide the startup state
and any other logic for state change.

Add number of transition stat.
Add distribution of time spent in clock gated state.
Add power state residency stat.

Add dump call back function to allow stats update of distribution and residency
stats.
This commit is contained in:
Akash Bagdia 2014-11-18 14:00:48 +00:00
parent 65ecd95486
commit 3ee4957b49
24 changed files with 305 additions and 4 deletions

View file

@ -76,6 +76,8 @@ TLB::~TLB()
void void
TLB::regStats() TLB::regStats()
{ {
BaseTLB::regStats();
fetch_hits fetch_hits
.name(name() + ".fetch_hits") .name(name() + ".fetch_hits")
.desc("ITB hits"); .desc("ITB hits");

View file

@ -226,6 +226,8 @@ TLB::unserialize(CheckpointIn &cp)
void void
TLB::regStats() TLB::regStats()
{ {
BaseTLB::regStats();
read_hits read_hits
.name(name() + ".read_hits") .name(name() + ".read_hits")
.desc("DTB read hits") .desc("DTB read hits")

View file

@ -223,6 +223,8 @@ TLB::unserialize(CheckpointIn &cp)
void void
TLB::regStats() TLB::regStats()
{ {
BaseTLB::regStats();
read_hits read_hits
.name(name() + ".read_hits") .name(name() + ".read_hits")
.desc("DTB read hits") .desc("DTB read hits")

View file

@ -197,6 +197,8 @@ MemTest::completeRequest(PacketPtr pkt, bool functional)
void void
MemTest::regStats() MemTest::regStats()
{ {
MemObject::regStats();
using namespace Stats; using namespace Stats;
numReadsStat numReadsStat

View file

@ -472,6 +472,8 @@ FlashDevice::getUnknownPages(uint32_t index)
void void
FlashDevice::regStats() FlashDevice::regStats()
{ {
AbstractNVM::regStats();
using namespace Stats; using namespace Stats;
std::string fd_name = name() + ".FlashDevice"; std::string fd_name = name() + ".FlashDevice";

View file

@ -97,6 +97,8 @@ HDLcd::~HDLcd()
void void
HDLcd::regStats() HDLcd::regStats()
{ {
AmbaDmaDevice::regStats();
using namespace Stats; using namespace Stats;
stats.underruns stats.underruns

View file

@ -774,6 +774,8 @@ UFSHostDeviceParams::create()
void void
UFSHostDevice::regStats() UFSHostDevice::regStats()
{ {
DmaDevice::regStats();
using namespace Stats; using namespace Stats;
std::string UFSHost_name = name() + ".UFSDiskHost"; std::string UFSHost_name = name() + ".UFSDiskHost";

View file

@ -57,6 +57,8 @@ StackDistProbe::StackDistProbe(StackDistProbeParams *p)
void void
StackDistProbe::regStats() StackDistProbe::regStats()
{ {
BaseMemProbe::regStats();
const StackDistProbeParams *p( const StackDistProbeParams *p(
dynamic_cast<const StackDistProbeParams *>(params())); dynamic_cast<const StackDistProbeParams *>(params()));
assert(p); assert(p);

View file

@ -69,6 +69,8 @@ BaseGarnetNetwork::init()
void void
BaseGarnetNetwork::regStats() BaseGarnetNetwork::regStats()
{ {
Network::regStats();
m_flits_received m_flits_received
.init(m_virtual_networks) .init(m_virtual_networks)
.name(name() + ".flits_received") .name(name() + ".flits_received")

View file

@ -158,6 +158,8 @@ Router_d::update_sw_winner(int inport, flit_d *t_flit)
void void
Router_d::regStats() Router_d::regStats()
{ {
BasicRouter::regStats();
m_buffer_reads m_buffer_reads
.name(name() + ".buffer_reads") .name(name() + ".buffer_reads")
.flags(Stats::nozero) .flags(Stats::nozero)

View file

@ -132,6 +132,8 @@ SimpleNetwork::makeInternalLink(SwitchID src, SwitchID dest, BasicLink* link,
void void
SimpleNetwork::regStats() SimpleNetwork::regStats()
{ {
Network::regStats();
for (MessageSizeType type = MessageSizeType_FIRST; for (MessageSizeType type = MessageSizeType_FIRST;
type < MessageSizeType_NUM; ++type) { type < MessageSizeType_NUM; ++type) {
m_msg_counts[(unsigned int) type] m_msg_counts[(unsigned int) type]

View file

@ -112,6 +112,8 @@ Switch::getThrottle(LinkID link_number) const
void void
Switch::regStats() Switch::regStats()
{ {
BasicRouter::regStats();
for (int link = 0; link < m_throttles.size(); link++) { for (int link = 0; link < m_throttles.size(); link++) {
m_throttles[link]->regStats(name()); m_throttles[link]->regStats(name());
} }

View file

@ -76,6 +76,8 @@ AbstractController::resetStats()
void void
AbstractController::regStats() AbstractController::regStats()
{ {
MemObject::regStats();
m_fully_busy_cycles m_fully_busy_cycles
.name(name() + ".fully_busy_cycles") .name(name() + ".fully_busy_cycles")
.desc("cycles for which number of transistions == max transitions") .desc("cycles for which number of transistions == max transitions")

View file

@ -488,6 +488,8 @@ CacheMemory::isLocked(Addr address, int context)
void void
CacheMemory::regStats() CacheMemory::regStats()
{ {
SimObject::regStats();
m_demand_hits m_demand_hits
.name(name() + ".demand_hits") .name(name() + ".demand_hits")
.desc("Number of cache demand hits") .desc("Number of cache demand hits")

View file

@ -86,6 +86,8 @@ Prefetcher::~Prefetcher()
void void
Prefetcher::regStats() Prefetcher::regStats()
{ {
SimObject::regStats();
numMissObserved numMissObserved
.name(name() + ".miss_observed") .name(name() + ".miss_observed")
.desc("number of misses observed") .desc("number of misses observed")

View file

@ -89,7 +89,10 @@ class RubySystem : public ClockedObject
return m_profiler; return m_profiler;
} }
void regStats() override { m_profiler->regStats(name()); } void regStats() override {
ClockedObject::regStats();
m_profiler->regStats(name());
}
void collateStats() { m_profiler->collateStats(); } void collateStats() { m_profiler->collateStats(); }
void resetStats() override; void resetStats() override;

View file

@ -688,6 +688,8 @@ Sequencer::evictionCallback(Addr address)
void void
Sequencer::regStats() Sequencer::regStats()
{ {
RubyPort::regStats();
m_store_waiting_on_load m_store_waiting_on_load
.name(name() + ".store_waiting_on_load") .name(name() + ".store_waiting_on_load")
.desc("Number of times a store aliased with a pending load") .desc("Number of times a store aliased with a pending load")

View file

@ -351,6 +351,8 @@ SnoopFilter::updateResponse(const Packet* cpkt, const SlavePort& slave_port)
void void
SnoopFilter::regStats() SnoopFilter::regStats()
{ {
SimObject::regStats();
totRequests totRequests
.name(name() + ".tot_requests") .name(name() + ".tot_requests")
.desc("Total number of requests made to the snoop filter."); .desc("Total number of requests made to the snoop filter.");

View file

@ -1,4 +1,4 @@
# Copyright (c) 2012 ARM Limited # Copyright (c) 2012, 2015 ARM Limited
# All rights reserved. # All rights reserved.
# #
# The license below extends only to copyright in the software and shall # The license below extends only to copyright in the software and shall
@ -39,6 +39,24 @@ from m5.SimObject import SimObject
from m5.params import * from m5.params import *
from m5.proxy import * from m5.proxy import *
# Enumerate set of allowed power states that can be used by a clocked object.
# The list is kept generic to express a base minimal set.
# State definition :-
# Undefined: Invalid state, no power state derived information is available.
# On: The logic block is actively running and consuming dynamic and leakage
# energy depending on the amount of processing required.
# Clk_gated: The clock circuity within the block is gated to save dynamic
# energy, the power supply to the block is still on and leakage
# energy is being consumed by the block.
# Sram_retention: The SRAMs within the logic blocks are pulled into retention
# state to reduce leakage energy further.
# Off: The logic block is power gated and is not consuming any energy.
class PwrState(Enum): vals = ['UNDEFINED',
'ON',
'CLK_GATED',
'SRAM_RETENTION',
'OFF']
class ClockedObject(SimObject): class ClockedObject(SimObject):
type = 'ClockedObject' type = 'ClockedObject'
abstract = True abstract = True
@ -47,3 +65,12 @@ class ClockedObject(SimObject):
# The clock domain this clocked object belongs to, inheriting the # The clock domain this clocked object belongs to, inheriting the
# parent's clock domain by default # parent's clock domain by default
clk_domain = Param.ClockDomain(Parent.clk_domain, "Clock domain") clk_domain = Param.ClockDomain(Parent.clk_domain, "Clock domain")
# Provide initial power state, should ideally get redefined in startup
# routine
default_p_state = Param.PwrState("UNDEFINED", "Default Power State")
p_state_clk_gate_min = Param.Latency('1ns', "Min value of the distribution")
p_state_clk_gate_max = Param.Latency('1s', "Max value of the distribution")
p_state_clk_gate_bins = Param.Unsigned('20',
"# bins in clk gated distribution")

View file

@ -69,6 +69,7 @@ Source('voltage_domain.cc')
Source('linear_solver.cc') Source('linear_solver.cc')
Source('system.cc') Source('system.cc')
Source('dvfs_handler.cc') Source('dvfs_handler.cc')
Source('clocked_object.cc')
if env['TARGET_ISA'] != 'null': if env['TARGET_ISA'] != 'null':
SimObject('InstTracer.py') SimObject('InstTracer.py')

View file

@ -56,6 +56,8 @@
void void
ClockDomain::regStats() ClockDomain::regStats()
{ {
SimObject::regStats();
using namespace Stats; using namespace Stats;
// Expose the current clock period as a stat for observability in // Expose the current clock period as a stat for observability in

177
src/sim/clocked_object.cc Normal file
View file

@ -0,0 +1,177 @@
/*
* Copyright (c) 2015 ARM Limited
* All rights reserved
*
* The license below extends only to copyright in the software and shall
* not be construed as granting a license to any other intellectual
* property including but not limited to intellectual property relating
* to a hardware implementation of the functionality of the software
* licensed hereunder. You may use the software subject to the license
* terms below provided that you ensure that this notice is replicated
* unmodified and in its entirety in all distributions of the software,
* modified or unmodified, in source code or in binary form.
*
* Redistribution and use in source and binary forms, with or without
* modification, are permitted provided that the following conditions are
* met: redistributions of source code must retain the above copyright
* notice, this list of conditions and the following disclaimer;
* redistributions in binary form must reproduce the above copyright
* notice, this list of conditions and the following disclaimer in the
* documentation and/or other materials provided with the distribution;
* neither the name of the copyright holders nor the names of its
* contributors may be used to endorse or promote products derived from
* this software without specific prior written permission.
*
* THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
* "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
* LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
* A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
* OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
* SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
* LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
* DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
* THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
* (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
* OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
*
* Authors: Akash Bagdia
* David Guillen Fandos
*/
#include "sim/clocked_object.hh"
#include "base/misc.hh"
void
ClockedObject::serialize(CheckpointOut &cp) const
{
unsigned int currPwrState = (unsigned int)_currPwrState;
SERIALIZE_SCALAR(currPwrState);
SERIALIZE_SCALAR(prvEvalTick);
}
void
ClockedObject::unserialize(CheckpointIn &cp)
{
unsigned int currPwrState;
UNSERIALIZE_SCALAR(currPwrState);
UNSERIALIZE_SCALAR(prvEvalTick);
_currPwrState = Enums::PwrState(currPwrState);
}
void
ClockedObject::pwrState(Enums::PwrState p)
{
// Function should ideally be called only when there is a state change
if (_currPwrState == p) {
warn("ClockedObject: Already in the requested power state, request "\
"ignored");
return;
}
// No need to compute stats if in the same tick, update state
// though. This can happen in cases like a) during start of the
// simulation multiple state changes happens in init/startup phase,
// b) one takes a decision to migrate state but decides to reverts
// back to the original state in the same tick if other conditions
// are not met elsewhere. Any state change related stats would have
// been recorded on previous call to the pwrState() function.
if (prvEvalTick == curTick()) {
warn("ClockedObject: More than one power state change request "\
"encountered within the same simulation tick");
_currPwrState = p;
return;
}
// Record stats for previous state.
computeStats();
_currPwrState = p;
numPwrStateTransitions++;
}
void
ClockedObject::computeStats()
{
// Calculate time elapsed from last (valid) state change
Tick elapsed_time = curTick() - prvEvalTick;
pwrStateResidencyTicks[_currPwrState] += elapsed_time;
// Time spent in CLK_GATED state, this might change depending on
// transition to other low power states in respective simulation
// objects.
if (_currPwrState == Enums::PwrState::CLK_GATED) {
pwrStateClkGateDist.sample(elapsed_time);
}
prvEvalTick = curTick();
}
std::vector<double>
ClockedObject::pwrStateWeights() const
{
// Get residency stats
std::vector<double> ret;
Stats::VCounter residencies;
pwrStateResidencyTicks.value(residencies);
// Account for current state too!
Tick elapsed_time = curTick() - prvEvalTick;
residencies[_currPwrState] += elapsed_time;
ret.resize(Enums::PwrState::Num_PwrState);
for (unsigned i = 0; i < Enums::PwrState::Num_PwrState; i++)
ret[i] = residencies[i] /
(pwrStateResidencyTicks.total() + elapsed_time);
return ret;
}
void
ClockedObject::regStats()
{
SimObject::regStats();
using namespace Stats;
numPwrStateTransitions
.name(params()->name + ".numPwrStateTransitions")
.desc("Number of power state transitions")
;
// Each sample is time in ticks
unsigned num_bins = std::max(params()->p_state_clk_gate_bins, 10U);
pwrStateClkGateDist
.init(params()->p_state_clk_gate_min, params()->p_state_clk_gate_max,
(params()->p_state_clk_gate_max / num_bins))
.name(params()->name + ".pwrStateClkGateDist")
.desc("Distribution of time spent in the clock gated state")
.flags(pdf)
;
pwrStateResidencyTicks
.init(Enums::PwrState::Num_PwrState)
.name(params()->name + ".pwrStateResidencyTicks")
.desc("Cumulative time (in ticks) in various power states")
;
for (int i = 0; i < Enums::PwrState::Num_PwrState; i++) {
pwrStateResidencyTicks.subname(i, Enums::PwrStateStrings[i]);
}
numPwrStateTransitions = 0;
/**
* For every stats dump, the power state residency and other distribution
* stats should be computed just before the dump to ensure correct stats
* value being reported for current dump window. It avoids things like
* having any unreported time spent in a power state to be forwarded to the
* next dump window which might have rather unpleasant effects (like
* perturbing the distribution stats).
*/
registerDumpCallback(new ClockedObjectDumpCallback(this));
}

View file

@ -1,5 +1,5 @@
/* /*
* Copyright (c) 2012-2013 ARM Limited * Copyright (c) 2012-2013, 2015 ARM Limited
* Copyright (c) 2013 Cornell University * Copyright (c) 2013 Cornell University
* All rights reserved * All rights reserved
* *
@ -37,6 +37,8 @@
* *
* Authors: Andreas Hansson * Authors: Andreas Hansson
* Christopher Torng * Christopher Torng
* Akash Bagdia
* David Guillen Fandos
*/ */
/** /**
@ -47,8 +49,10 @@
#ifndef __SIM_CLOCKED_OBJECT_HH__ #ifndef __SIM_CLOCKED_OBJECT_HH__
#define __SIM_CLOCKED_OBJECT_HH__ #define __SIM_CLOCKED_OBJECT_HH__
#include "base/callback.hh"
#include "base/intmath.hh" #include "base/intmath.hh"
#include "base/misc.hh" #include "base/misc.hh"
#include "enums/PwrState.hh"
#include "params/ClockedObject.hh" #include "params/ClockedObject.hh"
#include "sim/core.hh" #include "sim/core.hh"
#include "sim/clock_domain.hh" #include "sim/clock_domain.hh"
@ -233,7 +237,58 @@ class ClockedObject
{ {
public: public:
ClockedObject(const ClockedObjectParams *p) ClockedObject(const ClockedObjectParams *p)
: SimObject(p), Clocked(*p->clk_domain) { } : SimObject(p), Clocked(*p->clk_domain),
_currPwrState(p->default_p_state),
prvEvalTick(0)
{ }
/** Parameters of ClockedObject */
typedef ClockedObjectParams Params;
const Params* params() const
{ return reinterpret_cast<const Params*>(_params); }
void serialize(CheckpointOut &cp) const override;
void unserialize(CheckpointIn &cp) override;
inline Enums::PwrState pwrState() const
{ return _currPwrState; }
inline std::string pwrStateName() const
{ return Enums::PwrStateStrings[_currPwrState]; }
/** Returns the percentage residency for each power state */
std::vector<double> pwrStateWeights() const;
/**
* Record stats values like state residency by computing the time
* difference from previous update. Also, updates the previous
* evaluation tick once all stats are recorded.
* Usually called on power state change and stats dump callback.
*/
void computeStats();
void pwrState(Enums::PwrState);
void regStats();
protected:
/** To keep track of the current power state */
Enums::PwrState _currPwrState;
Tick prvEvalTick;
Stats::Scalar numPwrStateTransitions;
Stats::Distribution pwrStateClkGateDist;
Stats::Vector pwrStateResidencyTicks;
};
class ClockedObjectDumpCallback : public Callback
{
ClockedObject *co;
public:
ClockedObjectDumpCallback(ClockedObject *co_t) : co(co_t) {}
virtual void process() { co->computeStats(); };
}; };
#endif //__SIM_CLOCKED_OBJECT_HH__ #endif //__SIM_CLOCKED_OBJECT_HH__

View file

@ -128,6 +128,8 @@ VoltageDomain::startup() {
void void
VoltageDomain::regStats() VoltageDomain::regStats()
{ {
SimObject::regStats();
currentVoltage currentVoltage
.method(this, &VoltageDomain::voltage) .method(this, &VoltageDomain::voltage)
.name(params()->name + ".voltage") .name(params()->name + ".voltage")