gem5/tests/quick/00.hello/ref/mips/linux/inorder-timing/stats.txt

277 lines
30 KiB
Text
Raw Normal View History

2009-05-13 07:55:04 +02:00
---------- Begin Simulation Statistics ----------
host_inst_rate 16536 # Simulator instruction rate (inst/s)
host_mem_usage 205460 # Number of bytes of host memory used
host_seconds 0.35 # Real time elapsed on the host
host_tick_rate 81268272 # Simulator tick rate (ticks/s)
2009-05-13 07:55:04 +02:00
sim_freq 1000000000000 # Frequency of simulated ticks
sim_insts 5827 # Number of instructions simulated
2010-02-01 00:31:28 +01:00
sim_seconds 0.000029 # Number of seconds simulated
sim_ticks 28659500 # Number of ticks simulated
2010-06-24 00:21:44 +02:00
system.cpu.AGEN-Unit.agens 2090 # Number of Address Generations
system.cpu.Branch-Predictor.BTBHitPct 15.000000 # BTB Hit Percentage
system.cpu.Branch-Predictor.BTBHits 24 # Number of BTB hits
system.cpu.Branch-Predictor.BTBLookups 160 # Number of BTB lookups
system.cpu.Branch-Predictor.RASInCorrect 35 # Number of incorrect RAS predictions.
system.cpu.Branch-Predictor.condIncorrect 556 # Number of conditional branches incorrect
system.cpu.Branch-Predictor.condPredicted 677 # Number of conditional branches predicted
system.cpu.Branch-Predictor.lookups 916 # Number of BP lookups
2010-06-24 00:21:44 +02:00
system.cpu.Branch-Predictor.predictedNotTaken 802 # Number of Branches Predicted As Not Taken (False).
system.cpu.Branch-Predictor.predictedTaken 114 # Number of Branches Predicted As Taken (True).
system.cpu.Branch-Predictor.usedRAS 86 # Number of times the RAS was used to get a target.
2010-06-24 00:21:44 +02:00
system.cpu.Execution-Unit.executions 3734 # Number of Instructions Executed.
system.cpu.Execution-Unit.mispredictPct 60.698690 # Percentage of Incorrect Branches Predicts
system.cpu.Execution-Unit.mispredicted 556 # Number of Branches Incorrectly Predicted
system.cpu.Execution-Unit.predicted 360 # Number of Branches Incorrectly Predicted
2010-06-24 00:21:44 +02:00
system.cpu.Execution-Unit.predictedNotTakenIncorrect 519 # Number of Branches Incorrectly Predicted As Not Taken).
system.cpu.Execution-Unit.predictedTakenIncorrect 37 # Number of Branches Incorrectly Predicted As Taken.
2010-06-24 00:21:44 +02:00
system.cpu.Mult-Div-Unit.divides 1 # Number of Divide Operations Executed
system.cpu.Mult-Div-Unit.multiplies 3 # Number of Multipy Operations Executed
system.cpu.RegFile-Manager.regFileAccesses 10688 # Number of Total Accesses (Read+Write) to the Register File
system.cpu.RegFile-Manager.regFileReads 7278 # Number of Reads from Register File
2010-06-24 00:21:44 +02:00
system.cpu.RegFile-Manager.regFileWrites 3410 # Number of Writes to Register File
system.cpu.RegFile-Manager.regForwards 25 # Number of Registers Read Through Forwarding Logic
system.cpu.activity 20.706560 # Percentage of cycles cpu is active
2010-06-24 00:21:44 +02:00
system.cpu.comBranches 916 # Number of Branches instructions committed
system.cpu.comFloats 0 # Number of Floating Point instructions committed
system.cpu.comInts 2155 # Number of Integer instructions committed
system.cpu.comLoads 1164 # Number of Load instructions committed
system.cpu.comNonSpec 10 # Number of Non-Speculative instructions committed
system.cpu.comNops 657 # Number of Nop instructions committed
system.cpu.comStores 925 # Number of Store instructions committed
system.cpu.committedInsts 5827 # Number of Instructions Simulated (Per-Thread)
system.cpu.committedInsts_total 5827 # Number of Instructions Simulated (Total)
2010-02-01 00:31:28 +01:00
system.cpu.contextSwitches 1 # Number of context switches
system.cpu.cpi 9.836966 # CPI: Cycles Per Instruction (Per-Thread)
system.cpu.cpi_total 9.836966 # CPI: Total CPI of All Threads
2010-02-01 00:31:28 +01:00
system.cpu.dcache.ReadReq_accesses 1164 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.ReadReq_avg_miss_latency 56229.885057 # average ReadReq miss latency
system.cpu.dcache.ReadReq_avg_mshr_miss_latency 53229.885057 # average ReadReq mshr miss latency
system.cpu.dcache.ReadReq_hits 1077 # number of ReadReq hits
system.cpu.dcache.ReadReq_miss_latency 4892000 # number of ReadReq miss cycles
system.cpu.dcache.ReadReq_miss_rate 0.074742 # miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_misses 87 # number of ReadReq misses
2010-02-01 00:31:28 +01:00
system.cpu.dcache.ReadReq_mshr_miss_latency 4631000 # number of ReadReq MSHR miss cycles
system.cpu.dcache.ReadReq_mshr_miss_rate 0.074742 # mshr miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_mshr_misses 87 # number of ReadReq MSHR misses
system.cpu.dcache.WriteReq_accesses 925 # number of WriteReq accesses(hits+misses)
system.cpu.dcache.WriteReq_avg_miss_latency 56254.901961 # average WriteReq miss latency
system.cpu.dcache.WriteReq_avg_mshr_miss_latency 53254.901961 # average WriteReq mshr miss latency
system.cpu.dcache.WriteReq_hits 874 # number of WriteReq hits
system.cpu.dcache.WriteReq_miss_latency 2869000 # number of WriteReq miss cycles
system.cpu.dcache.WriteReq_miss_rate 0.055135 # miss rate for WriteReq accesses
system.cpu.dcache.WriteReq_misses 51 # number of WriteReq misses
system.cpu.dcache.WriteReq_mshr_miss_latency 2716000 # number of WriteReq MSHR miss cycles
system.cpu.dcache.WriteReq_mshr_miss_rate 0.055135 # mshr miss rate for WriteReq accesses
system.cpu.dcache.WriteReq_mshr_misses 51 # number of WriteReq MSHR misses
2009-05-13 07:55:04 +02:00
system.cpu.dcache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked
system.cpu.dcache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
2010-02-01 00:31:28 +01:00
system.cpu.dcache.avg_refs 14.137681 # Average number of references to valid blocks.
2009-05-13 07:55:04 +02:00
system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked
system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.dcache.cache_copies 0 # number of cache copies performed
2010-02-01 00:31:28 +01:00
system.cpu.dcache.demand_accesses 2089 # number of demand (read+write) accesses
system.cpu.dcache.demand_avg_miss_latency 56239.130435 # average overall miss latency
system.cpu.dcache.demand_avg_mshr_miss_latency 53239.130435 # average overall mshr miss latency
system.cpu.dcache.demand_hits 1951 # number of demand (read+write) hits
system.cpu.dcache.demand_miss_latency 7761000 # number of demand (read+write) miss cycles
system.cpu.dcache.demand_miss_rate 0.066060 # miss rate for demand accesses
system.cpu.dcache.demand_misses 138 # number of demand (read+write) misses
2009-05-13 07:55:04 +02:00
system.cpu.dcache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits
system.cpu.dcache.demand_mshr_miss_latency 7347000 # number of demand (read+write) MSHR miss cycles
system.cpu.dcache.demand_mshr_miss_rate 0.066060 # mshr miss rate for demand accesses
system.cpu.dcache.demand_mshr_misses 138 # number of demand (read+write) MSHR misses
2009-05-13 07:55:04 +02:00
system.cpu.dcache.fast_writes 0 # number of fast writes performed
system.cpu.dcache.mshr_cap_events 0 # number of times MSHR cap was activated
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.dcache.occ_%::0 0.021533 # Average percentage of cache occupancy
system.cpu.dcache.occ_blocks::0 88.199028 # Average occupied blocks per context
2010-02-01 00:31:28 +01:00
system.cpu.dcache.overall_accesses 2089 # number of overall (read+write) accesses
system.cpu.dcache.overall_avg_miss_latency 56239.130435 # average overall miss latency
system.cpu.dcache.overall_avg_mshr_miss_latency 53239.130435 # average overall mshr miss latency
2009-05-13 07:55:04 +02:00
system.cpu.dcache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
system.cpu.dcache.overall_hits 1951 # number of overall hits
system.cpu.dcache.overall_miss_latency 7761000 # number of overall miss cycles
system.cpu.dcache.overall_miss_rate 0.066060 # miss rate for overall accesses
system.cpu.dcache.overall_misses 138 # number of overall misses
2009-05-13 07:55:04 +02:00
system.cpu.dcache.overall_mshr_hits 0 # number of overall MSHR hits
system.cpu.dcache.overall_mshr_miss_latency 7347000 # number of overall MSHR miss cycles
system.cpu.dcache.overall_mshr_miss_rate 0.066060 # mshr miss rate for overall accesses
system.cpu.dcache.overall_mshr_misses 138 # number of overall MSHR misses
2009-05-13 07:55:04 +02:00
system.cpu.dcache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
system.cpu.dcache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
system.cpu.dcache.replacements 0 # number of replacements
system.cpu.dcache.sampled_refs 138 # Sample count of references to valid blocks.
2009-05-13 07:55:04 +02:00
system.cpu.dcache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
system.cpu.dcache.tagsinuse 88.199028 # Cycle average of tags in use
2010-02-01 00:31:28 +01:00
system.cpu.dcache.total_refs 1951 # Total number of references to valid blocks.
2009-05-13 07:55:04 +02:00
system.cpu.dcache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
system.cpu.dcache.writebacks 0 # number of writebacks
system.cpu.dtb.accesses 0 # DTB accesses
system.cpu.dtb.hits 0 # DTB hits
system.cpu.dtb.misses 0 # DTB misses
system.cpu.dtb.read_accesses 0 # DTB read accesses
system.cpu.dtb.read_hits 0 # DTB read hits
system.cpu.dtb.read_misses 0 # DTB read misses
system.cpu.dtb.write_accesses 0 # DTB write accesses
system.cpu.dtb.write_hits 0 # DTB write hits
system.cpu.dtb.write_misses 0 # DTB write misses
system.cpu.icache.ReadReq_accesses 5869 # number of ReadReq accesses(hits+misses)
system.cpu.icache.ReadReq_avg_miss_latency 55795.379538 # average ReadReq miss latency
system.cpu.icache.ReadReq_avg_mshr_miss_latency 52795.379538 # average ReadReq mshr miss latency
system.cpu.icache.ReadReq_hits 5566 # number of ReadReq hits
system.cpu.icache.ReadReq_miss_latency 16906000 # number of ReadReq miss cycles
system.cpu.icache.ReadReq_miss_rate 0.051627 # miss rate for ReadReq accesses
system.cpu.icache.ReadReq_misses 303 # number of ReadReq misses
system.cpu.icache.ReadReq_mshr_miss_latency 15997000 # number of ReadReq MSHR miss cycles
system.cpu.icache.ReadReq_mshr_miss_rate 0.051627 # mshr miss rate for ReadReq accesses
system.cpu.icache.ReadReq_mshr_misses 303 # number of ReadReq MSHR misses
2009-05-13 07:55:04 +02:00
system.cpu.icache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked
system.cpu.icache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
system.cpu.icache.avg_refs 18.369637 # Average number of references to valid blocks.
2009-05-13 07:55:04 +02:00
system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.icache.cache_copies 0 # number of cache copies performed
system.cpu.icache.demand_accesses 5869 # number of demand (read+write) accesses
system.cpu.icache.demand_avg_miss_latency 55795.379538 # average overall miss latency
system.cpu.icache.demand_avg_mshr_miss_latency 52795.379538 # average overall mshr miss latency
system.cpu.icache.demand_hits 5566 # number of demand (read+write) hits
system.cpu.icache.demand_miss_latency 16906000 # number of demand (read+write) miss cycles
system.cpu.icache.demand_miss_rate 0.051627 # miss rate for demand accesses
system.cpu.icache.demand_misses 303 # number of demand (read+write) misses
2009-05-13 07:55:04 +02:00
system.cpu.icache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits
system.cpu.icache.demand_mshr_miss_latency 15997000 # number of demand (read+write) MSHR miss cycles
system.cpu.icache.demand_mshr_miss_rate 0.051627 # mshr miss rate for demand accesses
system.cpu.icache.demand_mshr_misses 303 # number of demand (read+write) MSHR misses
2009-05-13 07:55:04 +02:00
system.cpu.icache.fast_writes 0 # number of fast writes performed
system.cpu.icache.mshr_cap_events 0 # number of times MSHR cap was activated
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.icache.occ_%::0 0.065748 # Average percentage of cache occupancy
system.cpu.icache.occ_blocks::0 134.651831 # Average occupied blocks per context
system.cpu.icache.overall_accesses 5869 # number of overall (read+write) accesses
system.cpu.icache.overall_avg_miss_latency 55795.379538 # average overall miss latency
system.cpu.icache.overall_avg_mshr_miss_latency 52795.379538 # average overall mshr miss latency
2009-05-13 07:55:04 +02:00
system.cpu.icache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
system.cpu.icache.overall_hits 5566 # number of overall hits
system.cpu.icache.overall_miss_latency 16906000 # number of overall miss cycles
system.cpu.icache.overall_miss_rate 0.051627 # miss rate for overall accesses
system.cpu.icache.overall_misses 303 # number of overall misses
2009-05-13 07:55:04 +02:00
system.cpu.icache.overall_mshr_hits 0 # number of overall MSHR hits
system.cpu.icache.overall_mshr_miss_latency 15997000 # number of overall MSHR miss cycles
system.cpu.icache.overall_mshr_miss_rate 0.051627 # mshr miss rate for overall accesses
system.cpu.icache.overall_mshr_misses 303 # number of overall MSHR misses
2009-05-13 07:55:04 +02:00
system.cpu.icache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
system.cpu.icache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
system.cpu.icache.replacements 13 # number of replacements
system.cpu.icache.sampled_refs 303 # Sample count of references to valid blocks.
2009-05-13 07:55:04 +02:00
system.cpu.icache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
system.cpu.icache.tagsinuse 134.651831 # Cycle average of tags in use
system.cpu.icache.total_refs 5566 # Total number of references to valid blocks.
2009-05-13 07:55:04 +02:00
system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
system.cpu.icache.writebacks 0 # number of writebacks
system.cpu.idleCycles 45451 # Number of cycles cpu's stages were not processed
system.cpu.ipc 0.101657 # IPC: Instructions Per Cycle (Per-Thread)
system.cpu.ipc_total 0.101657 # IPC: Total IPC of All Threads
2009-05-13 07:55:04 +02:00
system.cpu.itb.accesses 0 # DTB accesses
system.cpu.itb.hits 0 # DTB hits
system.cpu.itb.misses 0 # DTB misses
system.cpu.itb.read_accesses 0 # DTB read accesses
system.cpu.itb.read_hits 0 # DTB read hits
system.cpu.itb.read_misses 0 # DTB read misses
system.cpu.itb.write_accesses 0 # DTB write accesses
system.cpu.itb.write_hits 0 # DTB write hits
system.cpu.itb.write_misses 0 # DTB write misses
system.cpu.l2cache.ReadExReq_accesses 51 # number of ReadExReq accesses(hits+misses)
system.cpu.l2cache.ReadExReq_avg_miss_latency 52254.901961 # average ReadExReq miss latency
system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency 40098.039216 # average ReadExReq mshr miss latency
system.cpu.l2cache.ReadExReq_miss_latency 2665000 # number of ReadExReq miss cycles
2009-05-13 07:55:04 +02:00
system.cpu.l2cache.ReadExReq_miss_rate 1 # miss rate for ReadExReq accesses
system.cpu.l2cache.ReadExReq_misses 51 # number of ReadExReq misses
system.cpu.l2cache.ReadExReq_mshr_miss_latency 2045000 # number of ReadExReq MSHR miss cycles
2009-05-13 07:55:04 +02:00
system.cpu.l2cache.ReadExReq_mshr_miss_rate 1 # mshr miss rate for ReadExReq accesses
system.cpu.l2cache.ReadExReq_mshr_misses 51 # number of ReadExReq MSHR misses
system.cpu.l2cache.ReadReq_accesses 390 # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.ReadReq_avg_miss_latency 52086.340206 # average ReadReq miss latency
2010-02-01 00:31:28 +01:00
system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 40048.969072 # average ReadReq mshr miss latency
2009-05-13 07:55:04 +02:00
system.cpu.l2cache.ReadReq_hits 2 # number of ReadReq hits
system.cpu.l2cache.ReadReq_miss_latency 20209500 # number of ReadReq miss cycles
system.cpu.l2cache.ReadReq_miss_rate 0.994872 # miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_misses 388 # number of ReadReq misses
2010-02-01 00:31:28 +01:00
system.cpu.l2cache.ReadReq_mshr_miss_latency 15539000 # number of ReadReq MSHR miss cycles
system.cpu.l2cache.ReadReq_mshr_miss_rate 0.994872 # mshr miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_mshr_misses 388 # number of ReadReq MSHR misses
2009-05-13 07:55:04 +02:00
system.cpu.l2cache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked
system.cpu.l2cache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
system.cpu.l2cache.avg_refs 0.005155 # Average number of references to valid blocks.
2009-05-13 07:55:04 +02:00
system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
system.cpu.l2cache.demand_accesses 441 # number of demand (read+write) accesses
system.cpu.l2cache.demand_avg_miss_latency 52105.922551 # average overall miss latency
2010-02-01 00:31:28 +01:00
system.cpu.l2cache.demand_avg_mshr_miss_latency 40054.669704 # average overall mshr miss latency
2009-05-13 07:55:04 +02:00
system.cpu.l2cache.demand_hits 2 # number of demand (read+write) hits
system.cpu.l2cache.demand_miss_latency 22874500 # number of demand (read+write) miss cycles
system.cpu.l2cache.demand_miss_rate 0.995465 # miss rate for demand accesses
system.cpu.l2cache.demand_misses 439 # number of demand (read+write) misses
2009-05-13 07:55:04 +02:00
system.cpu.l2cache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits
2010-02-01 00:31:28 +01:00
system.cpu.l2cache.demand_mshr_miss_latency 17584000 # number of demand (read+write) MSHR miss cycles
system.cpu.l2cache.demand_mshr_miss_rate 0.995465 # mshr miss rate for demand accesses
system.cpu.l2cache.demand_mshr_misses 439 # number of demand (read+write) MSHR misses
2009-05-13 07:55:04 +02:00
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
system.cpu.l2cache.mshr_cap_events 0 # number of times MSHR cap was activated
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.l2cache.occ_%::0 0.005821 # Average percentage of cache occupancy
system.cpu.l2cache.occ_blocks::0 190.726729 # Average occupied blocks per context
system.cpu.l2cache.overall_accesses 441 # number of overall (read+write) accesses
system.cpu.l2cache.overall_avg_miss_latency 52105.922551 # average overall miss latency
2010-02-01 00:31:28 +01:00
system.cpu.l2cache.overall_avg_mshr_miss_latency 40054.669704 # average overall mshr miss latency
2009-05-13 07:55:04 +02:00
system.cpu.l2cache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
system.cpu.l2cache.overall_hits 2 # number of overall hits
system.cpu.l2cache.overall_miss_latency 22874500 # number of overall miss cycles
system.cpu.l2cache.overall_miss_rate 0.995465 # miss rate for overall accesses
system.cpu.l2cache.overall_misses 439 # number of overall misses
2009-05-13 07:55:04 +02:00
system.cpu.l2cache.overall_mshr_hits 0 # number of overall MSHR hits
2010-02-01 00:31:28 +01:00
system.cpu.l2cache.overall_mshr_miss_latency 17584000 # number of overall MSHR miss cycles
system.cpu.l2cache.overall_mshr_miss_rate 0.995465 # mshr miss rate for overall accesses
system.cpu.l2cache.overall_mshr_misses 439 # number of overall MSHR misses
2009-05-13 07:55:04 +02:00
system.cpu.l2cache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
system.cpu.l2cache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
system.cpu.l2cache.replacements 0 # number of replacements
system.cpu.l2cache.sampled_refs 388 # Sample count of references to valid blocks.
2009-05-13 07:55:04 +02:00
system.cpu.l2cache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
system.cpu.l2cache.tagsinuse 190.726729 # Cycle average of tags in use
2009-05-13 07:55:04 +02:00
system.cpu.l2cache.total_refs 2 # Total number of references to valid blocks.
system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
system.cpu.l2cache.writebacks 0 # number of writebacks
system.cpu.numCycles 57320 # number of cpu cycles simulated
system.cpu.runCycles 11869 # Number of cycles cpu stages are processed.
2009-05-13 07:55:04 +02:00
system.cpu.smtCommittedInsts 0 # Number of SMT Instructions Simulated (Per-Thread)
2010-02-01 00:31:28 +01:00
system.cpu.smtCycles 0 # Total number of cycles that the CPU was in SMT-mode
2009-05-13 07:55:04 +02:00
system.cpu.smt_cpi no_value # CPI: Total SMT-CPI
system.cpu.smt_ipc no_value # IPC: Total SMT-IPC
system.cpu.stage-0.idleCycles 51451 # Number of cycles 0 instructions are processed.
system.cpu.stage-0.runCycles 5869 # Number of cycles 1+ instructions are processed.
system.cpu.stage-0.utilization 10.239009 # Percentage of cycles stage was utilized (processing insts).
system.cpu.stage-1.idleCycles 51492 # Number of cycles 0 instructions are processed.
2010-02-01 00:31:28 +01:00
system.cpu.stage-1.runCycles 5828 # Number of cycles 1+ instructions are processed.
system.cpu.stage-1.utilization 10.167481 # Percentage of cycles stage was utilized (processing insts).
system.cpu.stage-2.idleCycles 51488 # Number of cycles 0 instructions are processed.
2010-02-01 00:31:28 +01:00
system.cpu.stage-2.runCycles 5832 # Number of cycles 1+ instructions are processed.
system.cpu.stage-2.utilization 10.174459 # Percentage of cycles stage was utilized (processing insts).
system.cpu.stage-3.idleCycles 55230 # Number of cycles 0 instructions are processed.
2010-02-01 00:31:28 +01:00
system.cpu.stage-3.runCycles 2090 # Number of cycles 1+ instructions are processed.
system.cpu.stage-3.utilization 3.646197 # Percentage of cycles stage was utilized (processing insts).
system.cpu.stage-4.idleCycles 51493 # Number of cycles 0 instructions are processed.
2010-02-01 00:31:28 +01:00
system.cpu.stage-4.runCycles 5827 # Number of cycles 1+ instructions are processed.
system.cpu.stage-4.utilization 10.165736 # Percentage of cycles stage was utilized (processing insts).
system.cpu.threadCycles 57320 # Total Number of Cycles A Thread Was Active in CPU (Per-Thread)
system.cpu.workload.PROG:num_syscalls 8 # Number of system calls
2009-05-13 07:55:04 +02:00
---------- End Simulation Statistics ----------