2009-11-18 01:02:08 +01:00
|
|
|
/*
|
2016-08-02 11:38:02 +02:00
|
|
|
* Copyright (c) 2009, 2012-2013, 2016 ARM Limited
|
2009-11-18 01:02:08 +01:00
|
|
|
* All rights reserved.
|
|
|
|
*
|
2010-06-02 19:58:16 +02:00
|
|
|
* The license below extends only to copyright in the software and shall
|
|
|
|
* not be construed as granting a license to any other intellectual
|
|
|
|
* property including but not limited to intellectual property relating
|
|
|
|
* to a hardware implementation of the functionality of the software
|
|
|
|
* licensed hereunder. You may use the software subject to the license
|
|
|
|
* terms below provided that you ensure that this notice is replicated
|
|
|
|
* unmodified and in its entirety in all distributions of the software,
|
|
|
|
* modified or unmodified, in source code or in binary form.
|
|
|
|
*
|
2009-11-18 01:02:08 +01:00
|
|
|
* Redistribution and use in source and binary forms, with or without
|
|
|
|
* modification, are permitted provided that the following conditions are
|
|
|
|
* met: redistributions of source code must retain the above copyright
|
|
|
|
* notice, this list of conditions and the following disclaimer;
|
|
|
|
* redistributions in binary form must reproduce the above copyright
|
|
|
|
* notice, this list of conditions and the following disclaimer in the
|
|
|
|
* documentation and/or other materials provided with the distribution;
|
|
|
|
* neither the name of the copyright holders nor the names of its
|
|
|
|
* contributors may be used to endorse or promote products derived from
|
|
|
|
* this software without specific prior written permission.
|
|
|
|
*
|
|
|
|
* THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
|
|
|
|
* "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
|
|
|
|
* LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
|
|
|
|
* A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
|
|
|
|
* OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
|
|
|
|
* SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
|
|
|
|
* LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
|
|
|
|
* DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
|
|
|
|
* THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
|
|
|
|
* (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
|
|
|
|
* OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
|
|
|
*
|
|
|
|
* Authors: Ali Saidi
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include "arch/arm/interrupts.hh"
|
2016-11-09 21:27:37 +01:00
|
|
|
|
arm: Add support for ARMv8 (AArch64 & AArch32)
Note: AArch64 and AArch32 interworking is not supported. If you use an AArch64
kernel you are restricted to AArch64 user-mode binaries. This will be addressed
in a later patch.
Note: Virtualization is only supported in AArch32 mode. This will also be fixed
in a later patch.
Contributors:
Giacomo Gabrielli (TrustZone, LPAE, system-level AArch64, AArch64 NEON, validation)
Thomas Grocutt (AArch32 Virtualization, AArch64 FP, validation)
Mbou Eyole (AArch64 NEON, validation)
Ali Saidi (AArch64 Linux support, code integration, validation)
Edmund Grimley-Evans (AArch64 FP)
William Wang (AArch64 Linux support)
Rene De Jong (AArch64 Linux support, performance opt.)
Matt Horsnell (AArch64 MP, validation)
Matt Evans (device models, code integration, validation)
Chris Adeniyi-Jones (AArch64 syscall-emulation)
Prakash Ramrakhyani (validation)
Dam Sunwoo (validation)
Chander Sudanthi (validation)
Stephan Diestelhorst (validation)
Andreas Hansson (code integration, performance opt.)
Eric Van Hensbergen (performance opt.)
Gabe Black
2014-01-24 22:29:34 +01:00
|
|
|
#include "arch/arm/system.hh"
|
2016-02-07 02:21:18 +01:00
|
|
|
|
2009-11-18 01:02:08 +01:00
|
|
|
ArmISA::Interrupts *
|
|
|
|
ArmInterruptsParams::create()
|
|
|
|
{
|
|
|
|
return new ArmISA::Interrupts(this);
|
|
|
|
}
|
arm: Add support for ARMv8 (AArch64 & AArch32)
Note: AArch64 and AArch32 interworking is not supported. If you use an AArch64
kernel you are restricted to AArch64 user-mode binaries. This will be addressed
in a later patch.
Note: Virtualization is only supported in AArch32 mode. This will also be fixed
in a later patch.
Contributors:
Giacomo Gabrielli (TrustZone, LPAE, system-level AArch64, AArch64 NEON, validation)
Thomas Grocutt (AArch32 Virtualization, AArch64 FP, validation)
Mbou Eyole (AArch64 NEON, validation)
Ali Saidi (AArch64 Linux support, code integration, validation)
Edmund Grimley-Evans (AArch64 FP)
William Wang (AArch64 Linux support)
Rene De Jong (AArch64 Linux support, performance opt.)
Matt Horsnell (AArch64 MP, validation)
Matt Evans (device models, code integration, validation)
Chris Adeniyi-Jones (AArch64 syscall-emulation)
Prakash Ramrakhyani (validation)
Dam Sunwoo (validation)
Chander Sudanthi (validation)
Stephan Diestelhorst (validation)
Andreas Hansson (code integration, performance opt.)
Eric Van Hensbergen (performance opt.)
Gabe Black
2014-01-24 22:29:34 +01:00
|
|
|
|
|
|
|
bool
|
|
|
|
ArmISA::Interrupts::takeInt(ThreadContext *tc, InterruptTypes int_type) const
|
|
|
|
{
|
|
|
|
// Table G1-17~19 of ARM V8 ARM
|
|
|
|
InterruptMask mask;
|
|
|
|
bool highest_el_is_64 = ArmSystem::highestELIs64(tc);
|
|
|
|
|
|
|
|
CPSR cpsr = tc->readMiscReg(MISCREG_CPSR);
|
|
|
|
SCR scr;
|
|
|
|
HCR hcr;
|
|
|
|
hcr = tc->readMiscReg(MISCREG_HCR);
|
|
|
|
ExceptionLevel el = (ExceptionLevel) ((uint32_t) cpsr.el);
|
|
|
|
bool cpsr_mask_bit, scr_routing_bit, scr_fwaw_bit, hcr_mask_override_bit;
|
|
|
|
|
|
|
|
if (!highest_el_is_64)
|
|
|
|
scr = tc->readMiscReg(MISCREG_SCR);
|
|
|
|
else
|
|
|
|
scr = tc->readMiscReg(MISCREG_SCR_EL3);
|
|
|
|
|
2016-08-02 11:38:02 +02:00
|
|
|
bool is_secure = inSecureState(tc);
|
arm: Add support for ARMv8 (AArch64 & AArch32)
Note: AArch64 and AArch32 interworking is not supported. If you use an AArch64
kernel you are restricted to AArch64 user-mode binaries. This will be addressed
in a later patch.
Note: Virtualization is only supported in AArch32 mode. This will also be fixed
in a later patch.
Contributors:
Giacomo Gabrielli (TrustZone, LPAE, system-level AArch64, AArch64 NEON, validation)
Thomas Grocutt (AArch32 Virtualization, AArch64 FP, validation)
Mbou Eyole (AArch64 NEON, validation)
Ali Saidi (AArch64 Linux support, code integration, validation)
Edmund Grimley-Evans (AArch64 FP)
William Wang (AArch64 Linux support)
Rene De Jong (AArch64 Linux support, performance opt.)
Matt Horsnell (AArch64 MP, validation)
Matt Evans (device models, code integration, validation)
Chris Adeniyi-Jones (AArch64 syscall-emulation)
Prakash Ramrakhyani (validation)
Dam Sunwoo (validation)
Chander Sudanthi (validation)
Stephan Diestelhorst (validation)
Andreas Hansson (code integration, performance opt.)
Eric Van Hensbergen (performance opt.)
Gabe Black
2014-01-24 22:29:34 +01:00
|
|
|
|
|
|
|
switch(int_type) {
|
|
|
|
case INT_FIQ:
|
|
|
|
cpsr_mask_bit = cpsr.f;
|
|
|
|
scr_routing_bit = scr.fiq;
|
|
|
|
scr_fwaw_bit = scr.fw;
|
|
|
|
hcr_mask_override_bit = hcr.fmo;
|
|
|
|
break;
|
|
|
|
case INT_IRQ:
|
|
|
|
cpsr_mask_bit = cpsr.i;
|
|
|
|
scr_routing_bit = scr.irq;
|
|
|
|
scr_fwaw_bit = 1;
|
|
|
|
hcr_mask_override_bit = hcr.imo;
|
|
|
|
break;
|
|
|
|
case INT_ABT:
|
|
|
|
cpsr_mask_bit = cpsr.a;
|
|
|
|
scr_routing_bit = scr.ea;
|
|
|
|
scr_fwaw_bit = scr.aw;
|
|
|
|
hcr_mask_override_bit = hcr.amo;
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
panic("Unhandled interrupt type!");
|
|
|
|
}
|
|
|
|
|
|
|
|
if (hcr.tge)
|
|
|
|
hcr_mask_override_bit = 1;
|
|
|
|
|
|
|
|
if (!highest_el_is_64) {
|
|
|
|
// AArch32
|
|
|
|
if (!scr_routing_bit) {
|
|
|
|
// SCR IRQ == 0
|
|
|
|
if (!hcr_mask_override_bit)
|
|
|
|
mask = INT_MASK_M;
|
|
|
|
else {
|
|
|
|
if (!is_secure && (el == EL0 || el == EL1))
|
|
|
|
mask = INT_MASK_T;
|
|
|
|
else
|
|
|
|
mask = INT_MASK_M;
|
|
|
|
}
|
|
|
|
} else {
|
|
|
|
// SCR IRQ == 1
|
|
|
|
if ((!is_secure) &&
|
|
|
|
(hcr_mask_override_bit ||
|
|
|
|
(!scr_fwaw_bit && !hcr_mask_override_bit)))
|
|
|
|
mask = INT_MASK_T;
|
|
|
|
else
|
|
|
|
mask = INT_MASK_M;
|
|
|
|
}
|
|
|
|
} else {
|
|
|
|
// AArch64
|
|
|
|
if (!scr_routing_bit) {
|
|
|
|
// SCR IRQ == 0
|
|
|
|
if (!scr.rw) {
|
|
|
|
// SCR RW == 0
|
|
|
|
if (!hcr_mask_override_bit) {
|
|
|
|
if (el == EL3)
|
|
|
|
mask = INT_MASK_P;
|
|
|
|
else
|
|
|
|
mask = INT_MASK_M;
|
|
|
|
} else {
|
|
|
|
if (el == EL3)
|
|
|
|
mask = INT_MASK_T;
|
|
|
|
else if (is_secure || el == EL2)
|
|
|
|
mask = INT_MASK_M;
|
|
|
|
else
|
|
|
|
mask = INT_MASK_T;
|
|
|
|
}
|
|
|
|
} else {
|
|
|
|
// SCR RW == 1
|
|
|
|
if (!hcr_mask_override_bit) {
|
|
|
|
if (el == EL3 || el == EL2)
|
|
|
|
mask = INT_MASK_P;
|
|
|
|
else
|
|
|
|
mask = INT_MASK_M;
|
|
|
|
} else {
|
|
|
|
if (el == EL3)
|
|
|
|
mask = INT_MASK_P;
|
|
|
|
else if (is_secure || el == EL2)
|
|
|
|
mask = INT_MASK_M;
|
|
|
|
else
|
|
|
|
mask = INT_MASK_T;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
} else {
|
|
|
|
// SCR IRQ == 1
|
|
|
|
if (el == EL3)
|
|
|
|
mask = INT_MASK_M;
|
|
|
|
else
|
|
|
|
mask = INT_MASK_T;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
return ((mask == INT_MASK_T) ||
|
|
|
|
((mask == INT_MASK_M) && !cpsr_mask_bit)) &&
|
|
|
|
(mask != INT_MASK_P);
|
|
|
|
}
|
|
|
|
|