2009-07-09 08:02:20 +02:00
|
|
|
/*
|
|
|
|
* Copyright (c) 2009 The Regents of The University of Michigan
|
|
|
|
* All rights reserved.
|
|
|
|
*
|
|
|
|
* Redistribution and use in source and binary forms, with or without
|
|
|
|
* modification, are permitted provided that the following conditions are
|
|
|
|
* met: redistributions of source code must retain the above copyright
|
|
|
|
* notice, this list of conditions and the following disclaimer;
|
|
|
|
* redistributions in binary form must reproduce the above copyright
|
|
|
|
* notice, this list of conditions and the following disclaimer in the
|
|
|
|
* documentation and/or other materials provided with the distribution;
|
|
|
|
* neither the name of the copyright holders nor the names of its
|
|
|
|
* contributors may be used to endorse or promote products derived from
|
|
|
|
* this software without specific prior written permission.
|
|
|
|
*
|
|
|
|
* THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
|
|
|
|
* "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
|
|
|
|
* LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
|
|
|
|
* A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
|
|
|
|
* OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
|
|
|
|
* SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
|
|
|
|
* LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
|
|
|
|
* DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
|
|
|
|
* THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
|
|
|
|
* (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
|
|
|
|
* OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
|
|
|
*
|
|
|
|
* Authors: Gabe Black
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef __ARCH_SPARC_ISA_HH__
|
|
|
|
#define __ARCH_SPARC_ISA_HH__
|
|
|
|
|
2009-07-10 05:28:50 +02:00
|
|
|
#include "arch/sparc/registers.hh"
|
2009-07-09 08:02:20 +02:00
|
|
|
#include "arch/sparc/types.hh"
|
2009-07-10 05:28:50 +02:00
|
|
|
#include "config/full_system.hh"
|
|
|
|
#include "cpu/cpuevent.hh"
|
|
|
|
|
|
|
|
#include <string>
|
|
|
|
#include <ostream>
|
2009-07-09 08:02:20 +02:00
|
|
|
|
|
|
|
class Checkpoint;
|
|
|
|
class EventManager;
|
2009-07-10 05:28:50 +02:00
|
|
|
class ThreadContext;
|
2009-07-09 08:02:20 +02:00
|
|
|
|
|
|
|
namespace SparcISA
|
|
|
|
{
|
2010-11-11 11:03:58 +01:00
|
|
|
class ISA
|
|
|
|
{
|
|
|
|
private:
|
|
|
|
|
|
|
|
/* ASR Registers */
|
|
|
|
// uint64_t y; // Y (used in obsolete multiplication)
|
|
|
|
// uint8_t ccr; // Condition Code Register
|
|
|
|
uint8_t asi; // Address Space Identifier
|
|
|
|
uint64_t tick; // Hardware clock-tick counter
|
|
|
|
uint8_t fprs; // Floating-Point Register State
|
|
|
|
uint64_t gsr; // General Status Register
|
|
|
|
uint64_t softint;
|
|
|
|
uint64_t tick_cmpr; // Hardware tick compare registers
|
|
|
|
uint64_t stick; // Hardware clock-tick counter
|
|
|
|
uint64_t stick_cmpr; // Hardware tick compare registers
|
|
|
|
|
|
|
|
|
|
|
|
/* Privileged Registers */
|
|
|
|
uint64_t tpc[MaxTL]; // Trap Program Counter (value from
|
|
|
|
// previous trap level)
|
|
|
|
uint64_t tnpc[MaxTL]; // Trap Next Program Counter (value from
|
|
|
|
// previous trap level)
|
|
|
|
uint64_t tstate[MaxTL]; // Trap State
|
|
|
|
uint16_t tt[MaxTL]; // Trap Type (Type of trap which occured
|
|
|
|
// on the previous level)
|
|
|
|
uint64_t tba; // Trap Base Address
|
|
|
|
|
|
|
|
uint16_t pstate; // Process State Register
|
|
|
|
uint8_t tl; // Trap Level
|
|
|
|
uint8_t pil; // Process Interrupt Register
|
|
|
|
uint8_t cwp; // Current Window Pointer
|
|
|
|
// uint8_t cansave; // Savable windows
|
|
|
|
// uint8_t canrestore; // Restorable windows
|
|
|
|
// uint8_t cleanwin; // Clean windows
|
|
|
|
// uint8_t otherwin; // Other windows
|
|
|
|
// uint8_t wstate; // Window State
|
|
|
|
uint8_t gl; // Global level register
|
|
|
|
|
|
|
|
/** Hyperprivileged Registers */
|
|
|
|
uint64_t hpstate; // Hyperprivileged State Register
|
|
|
|
uint64_t htstate[MaxTL];// Hyperprivileged Trap State Register
|
|
|
|
uint64_t hintp;
|
|
|
|
uint64_t htba; // Hyperprivileged Trap Base Address register
|
|
|
|
uint64_t hstick_cmpr; // Hardware tick compare registers
|
|
|
|
|
|
|
|
uint64_t strandStatusReg;// Per strand status register
|
|
|
|
|
|
|
|
/** Floating point misc registers. */
|
|
|
|
uint64_t fsr; // Floating-Point State Register
|
|
|
|
|
|
|
|
/** MMU Internal Registers */
|
|
|
|
uint16_t priContext;
|
|
|
|
uint16_t secContext;
|
|
|
|
uint16_t partId;
|
|
|
|
uint64_t lsuCtrlReg;
|
|
|
|
|
|
|
|
uint64_t scratchPad[8];
|
|
|
|
|
|
|
|
uint64_t cpu_mondo_head;
|
|
|
|
uint64_t cpu_mondo_tail;
|
|
|
|
uint64_t dev_mondo_head;
|
|
|
|
uint64_t dev_mondo_tail;
|
|
|
|
uint64_t res_error_head;
|
|
|
|
uint64_t res_error_tail;
|
|
|
|
uint64_t nres_error_head;
|
|
|
|
uint64_t nres_error_tail;
|
|
|
|
|
|
|
|
// These need to check the int_dis field and if 0 then
|
|
|
|
// set appropriate bit in softint and checkinterrutps on the cpu
|
2009-07-10 05:28:50 +02:00
|
|
|
#if FULL_SYSTEM
|
2010-11-11 11:03:58 +01:00
|
|
|
void setFSReg(int miscReg, const MiscReg &val, ThreadContext *tc);
|
|
|
|
MiscReg readFSReg(int miscReg, ThreadContext * tc);
|
2009-07-10 05:28:50 +02:00
|
|
|
|
2010-11-11 11:03:58 +01:00
|
|
|
// Update interrupt state on softint or pil change
|
|
|
|
void checkSoftInt(ThreadContext *tc);
|
2009-07-10 05:28:50 +02:00
|
|
|
|
2010-11-11 11:03:58 +01:00
|
|
|
/** Process a tick compare event and generate an interrupt on the cpu if
|
|
|
|
* appropriate. */
|
|
|
|
void processTickCompare(ThreadContext *tc);
|
|
|
|
void processSTickCompare(ThreadContext *tc);
|
|
|
|
void processHSTickCompare(ThreadContext *tc);
|
2009-07-09 08:02:20 +02:00
|
|
|
|
2010-11-11 11:03:58 +01:00
|
|
|
typedef CpuEventWrapper<ISA,
|
|
|
|
&ISA::processTickCompare> TickCompareEvent;
|
|
|
|
TickCompareEvent *tickCompare;
|
2009-07-10 05:28:50 +02:00
|
|
|
|
2010-11-11 11:03:58 +01:00
|
|
|
typedef CpuEventWrapper<ISA,
|
|
|
|
&ISA::processSTickCompare> STickCompareEvent;
|
|
|
|
STickCompareEvent *sTickCompare;
|
2009-07-10 05:28:50 +02:00
|
|
|
|
2010-11-11 11:03:58 +01:00
|
|
|
typedef CpuEventWrapper<ISA,
|
|
|
|
&ISA::processHSTickCompare> HSTickCompareEvent;
|
|
|
|
HSTickCompareEvent *hSTickCompare;
|
2009-07-10 05:28:50 +02:00
|
|
|
#endif
|
2009-07-10 10:01:47 +02:00
|
|
|
|
2010-11-11 11:03:58 +01:00
|
|
|
static const int NumGlobalRegs = 8;
|
|
|
|
static const int NumWindowedRegs = 24;
|
|
|
|
static const int WindowOverlap = 8;
|
|
|
|
|
|
|
|
static const int TotalGlobals = (MaxGL + 1) * NumGlobalRegs;
|
|
|
|
static const int RegsPerWindow = NumWindowedRegs - WindowOverlap;
|
|
|
|
static const int TotalWindowed = NWindows * RegsPerWindow;
|
|
|
|
|
|
|
|
enum InstIntRegOffsets {
|
|
|
|
CurrentGlobalsOffset = 0,
|
|
|
|
CurrentWindowOffset = CurrentGlobalsOffset + NumGlobalRegs,
|
|
|
|
MicroIntOffset = CurrentWindowOffset + NumWindowedRegs,
|
|
|
|
NextGlobalsOffset = MicroIntOffset + NumMicroIntRegs,
|
|
|
|
NextWindowOffset = NextGlobalsOffset + NumGlobalRegs,
|
|
|
|
PreviousGlobalsOffset = NextWindowOffset + NumWindowedRegs,
|
|
|
|
PreviousWindowOffset = PreviousGlobalsOffset + NumGlobalRegs,
|
|
|
|
TotalInstIntRegs = PreviousWindowOffset + NumWindowedRegs
|
|
|
|
};
|
2009-07-10 10:01:47 +02:00
|
|
|
|
2010-11-11 11:03:58 +01:00
|
|
|
RegIndex intRegMap[TotalInstIntRegs];
|
|
|
|
void installWindow(int cwp, int offset);
|
|
|
|
void installGlobals(int gl, int offset);
|
|
|
|
void reloadRegMap();
|
2009-07-10 05:28:50 +02:00
|
|
|
|
2010-11-11 11:03:58 +01:00
|
|
|
public:
|
2009-07-09 08:02:20 +02:00
|
|
|
|
2010-11-11 11:03:58 +01:00
|
|
|
void clear();
|
2009-07-10 05:28:50 +02:00
|
|
|
|
2010-11-11 11:03:58 +01:00
|
|
|
void serialize(EventManager *em, std::ostream & os);
|
2009-07-10 05:28:50 +02:00
|
|
|
|
2010-11-11 11:03:58 +01:00
|
|
|
void unserialize(EventManager *em, Checkpoint *cp,
|
|
|
|
const std::string & section);
|
2009-07-10 05:28:50 +02:00
|
|
|
|
2010-11-11 11:03:58 +01:00
|
|
|
protected:
|
2009-07-10 05:28:50 +02:00
|
|
|
|
2010-11-11 11:03:58 +01:00
|
|
|
bool isHyperPriv() { return (hpstate & (1 << 2)); }
|
|
|
|
bool isPriv() { return (hpstate & (1 << 2)) || (pstate & (1 << 2)); }
|
|
|
|
bool isNonPriv() { return !isPriv(); }
|
2009-07-10 05:28:50 +02:00
|
|
|
|
2010-11-11 11:03:58 +01:00
|
|
|
public:
|
2009-07-09 08:02:20 +02:00
|
|
|
|
2010-11-11 11:03:58 +01:00
|
|
|
MiscReg readMiscRegNoEffect(int miscReg);
|
|
|
|
MiscReg readMiscReg(int miscReg, ThreadContext *tc);
|
2009-07-09 08:02:20 +02:00
|
|
|
|
2010-11-11 11:03:58 +01:00
|
|
|
void setMiscRegNoEffect(int miscReg, const MiscReg val);
|
|
|
|
void setMiscReg(int miscReg, const MiscReg val,
|
|
|
|
ThreadContext *tc);
|
2009-07-09 08:02:20 +02:00
|
|
|
|
2010-11-11 11:03:58 +01:00
|
|
|
int
|
|
|
|
flattenIntIndex(int reg)
|
|
|
|
{
|
|
|
|
assert(reg < TotalInstIntRegs);
|
|
|
|
RegIndex flatIndex = intRegMap[reg];
|
|
|
|
assert(flatIndex < NumIntRegs);
|
|
|
|
return flatIndex;
|
|
|
|
}
|
|
|
|
|
|
|
|
int
|
|
|
|
flattenFloatIndex(int reg)
|
|
|
|
{
|
|
|
|
return reg;
|
|
|
|
}
|
2009-07-09 08:02:20 +02:00
|
|
|
|
2010-11-11 11:03:58 +01:00
|
|
|
ISA()
|
|
|
|
{
|
2010-10-11 05:38:05 +02:00
|
|
|
#if FULL_SYSTEM
|
2010-11-11 11:03:58 +01:00
|
|
|
tickCompare = NULL;
|
|
|
|
sTickCompare = NULL;
|
|
|
|
hSTickCompare = NULL;
|
2010-10-11 05:38:05 +02:00
|
|
|
#endif
|
|
|
|
|
2010-11-11 11:03:58 +01:00
|
|
|
clear();
|
|
|
|
}
|
|
|
|
};
|
2009-07-09 08:02:20 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
#endif
|