2006-07-19 22:07:25 +02:00
|
|
|
|
|
|
|
---------- Begin Simulation Statistics ----------
|
|
|
|
global.BPredUnit.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
|
2006-07-22 21:50:39 +02:00
|
|
|
global.BPredUnit.BTBHits 47245 # Number of BTB hits
|
|
|
|
global.BPredUnit.BTBLookups 62226 # Number of BTB lookups
|
|
|
|
global.BPredUnit.RASInCorrect 88 # Number of incorrect RAS predictions.
|
|
|
|
global.BPredUnit.condIncorrect 3133 # Number of conditional branches incorrect
|
|
|
|
global.BPredUnit.condPredicted 48198 # Number of conditional branches predicted
|
|
|
|
global.BPredUnit.lookups 72853 # Number of BP lookups
|
|
|
|
global.BPredUnit.usedRAS 7892 # Number of times the RAS was used to get a target.
|
|
|
|
host_inst_rate 90438 # Simulator instruction rate (inst/s)
|
|
|
|
host_mem_usage 148172 # Number of bytes of host memory used
|
|
|
|
host_seconds 5.53 # Real time elapsed on the host
|
|
|
|
host_tick_rate 35958 # Simulator tick rate (ticks/s)
|
|
|
|
memdepunit.memDep.conflictingLoads 15372 # Number of conflicting loads.
|
|
|
|
memdepunit.memDep.conflictingStores 1808 # Number of conflicting stores.
|
|
|
|
memdepunit.memDep.insertedLoads 147140 # Number of loads inserted to the mem dependence unit.
|
|
|
|
memdepunit.memDep.insertedStores 63225 # Number of stores inserted to the mem dependence unit.
|
2006-07-19 22:07:25 +02:00
|
|
|
sim_freq 1000000000000 # Frequency of simulated ticks
|
|
|
|
sim_insts 500002 # Number of instructions simulated
|
|
|
|
sim_seconds 0.000000 # Number of seconds simulated
|
2006-07-22 21:50:39 +02:00
|
|
|
sim_ticks 198813 # Number of ticks simulated
|
|
|
|
system.cpu.commit.COM:branches 61160 # Number of branches committed
|
|
|
|
system.cpu.commit.COM:bw_lim_events 24524 # number cycles where commit BW limit reached
|
|
|
|
system.cpu.commit.COM:bw_limited 0 # number of insts not committed due to BW limits
|
|
|
|
system.cpu.commit.COM:committed_per_cycle.start_dist # Number of insts commited each cycle
|
|
|
|
system.cpu.commit.COM:committed_per_cycle.samples 189916
|
|
|
|
system.cpu.commit.COM:committed_per_cycle.min_value 0
|
|
|
|
0 37455 1972.19%
|
|
|
|
1 50343 2650.80%
|
|
|
|
2 29014 1527.73%
|
|
|
|
3 12786 673.25%
|
|
|
|
4 19808 1042.99%
|
|
|
|
5 2516 132.48%
|
|
|
|
6 10075 530.50%
|
|
|
|
7 3395 178.76%
|
|
|
|
8 24524 1291.31%
|
|
|
|
system.cpu.commit.COM:committed_per_cycle.max_value 8
|
|
|
|
system.cpu.commit.COM:committed_per_cycle.end_dist
|
2006-07-19 22:07:25 +02:00
|
|
|
|
2006-07-22 21:50:39 +02:00
|
|
|
system.cpu.commit.COM:count 518948 # Number of instructions committed
|
|
|
|
system.cpu.commit.COM:loads 131376 # Number of loads committed
|
|
|
|
system.cpu.commit.COM:membars 0 # Number of memory barriers committed
|
|
|
|
system.cpu.commit.COM:refs 189772 # Number of memory references committed
|
|
|
|
system.cpu.commit.COM:swp_count 0 # Number of s/w prefetches committed
|
|
|
|
system.cpu.commit.branchMispredicts 2863 # The number of times a branch was mispredicted
|
|
|
|
system.cpu.commit.commitCommittedInsts 518948 # The number of committed instructions
|
|
|
|
system.cpu.commit.commitNonSpecStalls 18 # The number of times commit has been forced to stall to communicate backwards
|
|
|
|
system.cpu.commit.commitSquashedInsts 59006 # The number of squashed insts skipped by commit
|
|
|
|
system.cpu.committedInsts 500002 # Number of Instructions Simulated
|
|
|
|
system.cpu.committedInsts_total 500002 # Number of Instructions Simulated
|
|
|
|
system.cpu.cpi 0.397624 # CPI: Cycles Per Instruction
|
|
|
|
system.cpu.cpi_total 0.397624 # CPI: Total CPI of All Threads
|
|
|
|
system.cpu.decode.DECODE:BlockedCycles 2191 # Number of cycles decode is blocked
|
|
|
|
system.cpu.decode.DECODE:BranchMispred 297 # Number of times decode detected a branch misprediction
|
|
|
|
system.cpu.decode.DECODE:BranchResolved 16283 # Number of times decode resolved a branch
|
|
|
|
system.cpu.decode.DECODE:DecodedInsts 604200 # Number of instructions handled by decode
|
|
|
|
system.cpu.decode.DECODE:IdleCycles 76141 # Number of cycles decode is idle
|
|
|
|
system.cpu.decode.DECODE:RunCycles 110735 # Number of cycles decode is running
|
|
|
|
system.cpu.decode.DECODE:SquashCycles 8898 # Number of cycles decode is squashing
|
|
|
|
system.cpu.decode.DECODE:SquashedInsts 1017 # Number of squashed instructions handled by decode
|
|
|
|
system.cpu.decode.DECODE:UnblockCycles 849 # Number of cycles decode is unblocking
|
|
|
|
system.cpu.fetch.Branches 72853 # Number of branches that fetch encountered
|
|
|
|
system.cpu.fetch.CacheLines 72795 # Number of cache lines fetched
|
|
|
|
system.cpu.fetch.Cycles 186280 # Number of cycles fetch has run and was not squashing or blocked
|
|
|
|
system.cpu.fetch.Insts 616104 # Number of instructions fetch has processed
|
|
|
|
system.cpu.fetch.SquashCycles 3180 # Number of cycles fetch has spent squashing
|
|
|
|
system.cpu.fetch.branchRate 0.366438 # Number of branch fetches per cycle
|
|
|
|
system.cpu.fetch.icacheStallCycles 72795 # Number of cycles fetch is stalled on an Icache miss
|
|
|
|
system.cpu.fetch.predictedBranches 55137 # Number of branches that fetch has predicted taken
|
|
|
|
system.cpu.fetch.rate 3.098896 # Number of inst fetches per cycle
|
|
|
|
system.cpu.fetch.rateDist.start_dist # Number of instructions fetched each cycle (Total)
|
|
|
|
system.cpu.fetch.rateDist.samples 198814
|
|
|
|
system.cpu.fetch.rateDist.min_value 0
|
|
|
|
0 85330 4291.95%
|
|
|
|
1 3737 187.96%
|
|
|
|
2 9626 484.17%
|
|
|
|
3 11018 554.19%
|
|
|
|
4 8626 433.87%
|
|
|
|
5 19021 956.72%
|
|
|
|
6 27490 1382.70%
|
|
|
|
7 6216 312.65%
|
|
|
|
8 27750 1395.78%
|
|
|
|
system.cpu.fetch.rateDist.max_value 8
|
|
|
|
system.cpu.fetch.rateDist.end_dist
|
2006-07-19 22:07:25 +02:00
|
|
|
|
2006-07-22 21:50:39 +02:00
|
|
|
system.cpu.iew.EXEC:branches 65998 # Number of branches executed
|
|
|
|
system.cpu.iew.EXEC:insts 534582 # Number of executed instructions
|
|
|
|
system.cpu.iew.EXEC:loads 141825 # Number of load instructions executed
|
|
|
|
system.cpu.iew.EXEC:nop 21827 # number of nop insts executed
|
|
|
|
system.cpu.iew.EXEC:rate 2.688855 # Inst execution rate
|
|
|
|
system.cpu.iew.EXEC:refs 202010 # number of memory reference insts executed
|
|
|
|
system.cpu.iew.EXEC:squashedInsts 7038 # Number of squashed instructions skipped in execute
|
|
|
|
system.cpu.iew.EXEC:stores 60185 # Number of stores executed
|
|
|
|
system.cpu.iew.EXEC:swp 0 # number of swp insts executed
|
|
|
|
system.cpu.iew.WB:consumers 413743 # num instructions consuming a value
|
|
|
|
system.cpu.iew.WB:count 532886 # cumulative count of insts written-back
|
|
|
|
system.cpu.iew.WB:fanout 0.745847 # average fanout of values written-back
|
|
|
|
system.cpu.iew.WB:penalized 0 # number of instrctions required to write to 'other' IQ
|
|
|
|
system.cpu.iew.WB:penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
|
|
|
|
system.cpu.iew.WB:producers 308589 # num instructions producing a value
|
|
|
|
system.cpu.iew.WB:rate 2.680324 # insts written-back per cycle
|
|
|
|
system.cpu.iew.WB:sent 533753 # cumulative count of insts sent to commit
|
|
|
|
system.cpu.iew.branchMispredicts 3004 # Number of branch mispredicts detected at execute
|
|
|
|
system.cpu.iew.iewBlockCycles 0 # Number of cycles IEW is blocking
|
|
|
|
system.cpu.iew.iewDispLoadInsts 147140 # Number of dispatched load instructions
|
|
|
|
system.cpu.iew.iewDispNonSpecInsts 27 # Number of dispatched non-speculative instructions
|
|
|
|
system.cpu.iew.iewDispSquashedInsts 1292 # Number of squashed instructions skipped by dispatch
|
|
|
|
system.cpu.iew.iewDispStoreInsts 63225 # Number of dispatched store instructions
|
|
|
|
system.cpu.iew.iewDispatchedInsts 578006 # Number of instructions dispatched to IQ
|
|
|
|
system.cpu.iew.iewIQFullEvents 0 # Number of times the IQ has become full, causing a stall
|
|
|
|
system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
|
|
|
|
system.cpu.iew.iewLSQFullEvents 0 # Number of times the LSQ has become full, causing a stall
|
|
|
|
system.cpu.iew.iewSquashCycles 8898 # Number of cycles IEW is squashing
|
|
|
|
system.cpu.iew.iewUnblockCycles 0 # Number of cycles IEW is unblocking
|
|
|
|
system.cpu.iew.lsq.thread.0.blockedLoads 1 # Number of blocked loads due to partial load-store forwarding
|
|
|
|
system.cpu.iew.lsq.thread.0.cacheBlocked 0 # Number of times an access to memory failed due to the cache being blocked
|
|
|
|
system.cpu.iew.lsq.thread.0.forwLoads 22061 # Number of loads that had data forwarded from stores
|
|
|
|
system.cpu.iew.lsq.thread.0.ignoredResponses 8 # Number of memory responses ignored because the instruction is squashed
|
|
|
|
system.cpu.iew.lsq.thread.0.invAddrLoads 0 # Number of loads ignored due to an invalid address
|
|
|
|
system.cpu.iew.lsq.thread.0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
|
|
|
|
system.cpu.iew.lsq.thread.0.rescheduledLoads 1 # Number of loads that were rescheduled
|
|
|
|
system.cpu.iew.lsq.thread.0.squashedLoads 15747 # Number of loads squashed
|
|
|
|
system.cpu.iew.lsq.thread.0.squashedStores 4825 # Number of stores squashed
|
|
|
|
system.cpu.iew.memOrderViolationEvents 48 # Number of memory order violations
|
|
|
|
system.cpu.iew.predictedNotTakenIncorrect 1801 # Number of branches that were predicted not taken incorrectly
|
|
|
|
system.cpu.iew.predictedTakenIncorrect 1203 # Number of branches that were predicted taken incorrectly
|
|
|
|
system.cpu.ipc 2.514936 # IPC: Instructions Per Cycle
|
|
|
|
system.cpu.ipc_total 2.514936 # IPC: Total IPC of All Threads
|
|
|
|
system.cpu.iq.IQ:residence:(null).start_dist # cycles from dispatch to issue
|
|
|
|
system.cpu.iq.IQ:residence:(null).samples 0
|
|
|
|
system.cpu.iq.IQ:residence:(null).min_value 0
|
2006-07-19 22:07:25 +02:00
|
|
|
0 0
|
|
|
|
2 0
|
|
|
|
4 0
|
|
|
|
6 0
|
|
|
|
8 0
|
|
|
|
10 0
|
|
|
|
12 0
|
|
|
|
14 0
|
|
|
|
16 0
|
|
|
|
18 0
|
|
|
|
20 0
|
|
|
|
22 0
|
|
|
|
24 0
|
|
|
|
26 0
|
|
|
|
28 0
|
|
|
|
30 0
|
|
|
|
32 0
|
|
|
|
34 0
|
|
|
|
36 0
|
|
|
|
38 0
|
|
|
|
40 0
|
|
|
|
42 0
|
|
|
|
44 0
|
|
|
|
46 0
|
|
|
|
48 0
|
|
|
|
50 0
|
|
|
|
52 0
|
|
|
|
54 0
|
|
|
|
56 0
|
|
|
|
58 0
|
|
|
|
60 0
|
|
|
|
62 0
|
|
|
|
64 0
|
|
|
|
66 0
|
|
|
|
68 0
|
|
|
|
70 0
|
|
|
|
72 0
|
|
|
|
74 0
|
|
|
|
76 0
|
|
|
|
78 0
|
|
|
|
80 0
|
|
|
|
82 0
|
|
|
|
84 0
|
|
|
|
86 0
|
|
|
|
88 0
|
|
|
|
90 0
|
|
|
|
92 0
|
|
|
|
94 0
|
|
|
|
96 0
|
|
|
|
98 0
|
2006-07-22 21:50:39 +02:00
|
|
|
system.cpu.iq.IQ:residence:(null).max_value 0
|
|
|
|
system.cpu.iq.IQ:residence:(null).end_dist
|
2006-07-19 22:07:25 +02:00
|
|
|
|
2006-07-22 21:50:39 +02:00
|
|
|
system.cpu.iq.IQ:residence:IntAlu.start_dist # cycles from dispatch to issue
|
|
|
|
system.cpu.iq.IQ:residence:IntAlu.samples 0
|
|
|
|
system.cpu.iq.IQ:residence:IntAlu.min_value 0
|
2006-07-19 22:07:25 +02:00
|
|
|
0 0
|
|
|
|
2 0
|
|
|
|
4 0
|
|
|
|
6 0
|
|
|
|
8 0
|
|
|
|
10 0
|
|
|
|
12 0
|
|
|
|
14 0
|
|
|
|
16 0
|
|
|
|
18 0
|
|
|
|
20 0
|
|
|
|
22 0
|
|
|
|
24 0
|
|
|
|
26 0
|
|
|
|
28 0
|
|
|
|
30 0
|
|
|
|
32 0
|
|
|
|
34 0
|
|
|
|
36 0
|
|
|
|
38 0
|
|
|
|
40 0
|
|
|
|
42 0
|
|
|
|
44 0
|
|
|
|
46 0
|
|
|
|
48 0
|
|
|
|
50 0
|
|
|
|
52 0
|
|
|
|
54 0
|
|
|
|
56 0
|
|
|
|
58 0
|
|
|
|
60 0
|
|
|
|
62 0
|
|
|
|
64 0
|
|
|
|
66 0
|
|
|
|
68 0
|
|
|
|
70 0
|
|
|
|
72 0
|
|
|
|
74 0
|
|
|
|
76 0
|
|
|
|
78 0
|
|
|
|
80 0
|
|
|
|
82 0
|
|
|
|
84 0
|
|
|
|
86 0
|
|
|
|
88 0
|
|
|
|
90 0
|
|
|
|
92 0
|
|
|
|
94 0
|
|
|
|
96 0
|
|
|
|
98 0
|
2006-07-22 21:50:39 +02:00
|
|
|
system.cpu.iq.IQ:residence:IntAlu.max_value 0
|
|
|
|
system.cpu.iq.IQ:residence:IntAlu.end_dist
|
2006-07-19 22:07:25 +02:00
|
|
|
|
2006-07-22 21:50:39 +02:00
|
|
|
system.cpu.iq.IQ:residence:IntMult.start_dist # cycles from dispatch to issue
|
|
|
|
system.cpu.iq.IQ:residence:IntMult.samples 0
|
|
|
|
system.cpu.iq.IQ:residence:IntMult.min_value 0
|
2006-07-19 22:07:25 +02:00
|
|
|
0 0
|
|
|
|
2 0
|
|
|
|
4 0
|
|
|
|
6 0
|
|
|
|
8 0
|
|
|
|
10 0
|
|
|
|
12 0
|
|
|
|
14 0
|
|
|
|
16 0
|
|
|
|
18 0
|
|
|
|
20 0
|
|
|
|
22 0
|
|
|
|
24 0
|
|
|
|
26 0
|
|
|
|
28 0
|
|
|
|
30 0
|
|
|
|
32 0
|
|
|
|
34 0
|
|
|
|
36 0
|
|
|
|
38 0
|
|
|
|
40 0
|
|
|
|
42 0
|
|
|
|
44 0
|
|
|
|
46 0
|
|
|
|
48 0
|
|
|
|
50 0
|
|
|
|
52 0
|
|
|
|
54 0
|
|
|
|
56 0
|
|
|
|
58 0
|
|
|
|
60 0
|
|
|
|
62 0
|
|
|
|
64 0
|
|
|
|
66 0
|
|
|
|
68 0
|
|
|
|
70 0
|
|
|
|
72 0
|
|
|
|
74 0
|
|
|
|
76 0
|
|
|
|
78 0
|
|
|
|
80 0
|
|
|
|
82 0
|
|
|
|
84 0
|
|
|
|
86 0
|
|
|
|
88 0
|
|
|
|
90 0
|
|
|
|
92 0
|
|
|
|
94 0
|
|
|
|
96 0
|
|
|
|
98 0
|
2006-07-22 21:50:39 +02:00
|
|
|
system.cpu.iq.IQ:residence:IntMult.max_value 0
|
|
|
|
system.cpu.iq.IQ:residence:IntMult.end_dist
|
2006-07-19 22:07:25 +02:00
|
|
|
|
2006-07-22 21:50:39 +02:00
|
|
|
system.cpu.iq.IQ:residence:IntDiv.start_dist # cycles from dispatch to issue
|
|
|
|
system.cpu.iq.IQ:residence:IntDiv.samples 0
|
|
|
|
system.cpu.iq.IQ:residence:IntDiv.min_value 0
|
2006-07-19 22:07:25 +02:00
|
|
|
0 0
|
|
|
|
2 0
|
|
|
|
4 0
|
|
|
|
6 0
|
|
|
|
8 0
|
|
|
|
10 0
|
|
|
|
12 0
|
|
|
|
14 0
|
|
|
|
16 0
|
|
|
|
18 0
|
|
|
|
20 0
|
|
|
|
22 0
|
|
|
|
24 0
|
|
|
|
26 0
|
|
|
|
28 0
|
|
|
|
30 0
|
|
|
|
32 0
|
|
|
|
34 0
|
|
|
|
36 0
|
|
|
|
38 0
|
|
|
|
40 0
|
|
|
|
42 0
|
|
|
|
44 0
|
|
|
|
46 0
|
|
|
|
48 0
|
|
|
|
50 0
|
|
|
|
52 0
|
|
|
|
54 0
|
|
|
|
56 0
|
|
|
|
58 0
|
|
|
|
60 0
|
|
|
|
62 0
|
|
|
|
64 0
|
|
|
|
66 0
|
|
|
|
68 0
|
|
|
|
70 0
|
|
|
|
72 0
|
|
|
|
74 0
|
|
|
|
76 0
|
|
|
|
78 0
|
|
|
|
80 0
|
|
|
|
82 0
|
|
|
|
84 0
|
|
|
|
86 0
|
|
|
|
88 0
|
|
|
|
90 0
|
|
|
|
92 0
|
|
|
|
94 0
|
|
|
|
96 0
|
|
|
|
98 0
|
2006-07-22 21:50:39 +02:00
|
|
|
system.cpu.iq.IQ:residence:IntDiv.max_value 0
|
|
|
|
system.cpu.iq.IQ:residence:IntDiv.end_dist
|
2006-07-19 22:07:25 +02:00
|
|
|
|
2006-07-22 21:50:39 +02:00
|
|
|
system.cpu.iq.IQ:residence:FloatAdd.start_dist # cycles from dispatch to issue
|
|
|
|
system.cpu.iq.IQ:residence:FloatAdd.samples 0
|
|
|
|
system.cpu.iq.IQ:residence:FloatAdd.min_value 0
|
2006-07-19 22:07:25 +02:00
|
|
|
0 0
|
|
|
|
2 0
|
|
|
|
4 0
|
|
|
|
6 0
|
|
|
|
8 0
|
|
|
|
10 0
|
|
|
|
12 0
|
|
|
|
14 0
|
|
|
|
16 0
|
|
|
|
18 0
|
|
|
|
20 0
|
|
|
|
22 0
|
|
|
|
24 0
|
|
|
|
26 0
|
|
|
|
28 0
|
|
|
|
30 0
|
|
|
|
32 0
|
|
|
|
34 0
|
|
|
|
36 0
|
|
|
|
38 0
|
|
|
|
40 0
|
|
|
|
42 0
|
|
|
|
44 0
|
|
|
|
46 0
|
|
|
|
48 0
|
|
|
|
50 0
|
|
|
|
52 0
|
|
|
|
54 0
|
|
|
|
56 0
|
|
|
|
58 0
|
|
|
|
60 0
|
|
|
|
62 0
|
|
|
|
64 0
|
|
|
|
66 0
|
|
|
|
68 0
|
|
|
|
70 0
|
|
|
|
72 0
|
|
|
|
74 0
|
|
|
|
76 0
|
|
|
|
78 0
|
|
|
|
80 0
|
|
|
|
82 0
|
|
|
|
84 0
|
|
|
|
86 0
|
|
|
|
88 0
|
|
|
|
90 0
|
|
|
|
92 0
|
|
|
|
94 0
|
|
|
|
96 0
|
|
|
|
98 0
|
2006-07-22 21:50:39 +02:00
|
|
|
system.cpu.iq.IQ:residence:FloatAdd.max_value 0
|
|
|
|
system.cpu.iq.IQ:residence:FloatAdd.end_dist
|
2006-07-19 22:07:25 +02:00
|
|
|
|
2006-07-22 21:50:39 +02:00
|
|
|
system.cpu.iq.IQ:residence:FloatCmp.start_dist # cycles from dispatch to issue
|
|
|
|
system.cpu.iq.IQ:residence:FloatCmp.samples 0
|
|
|
|
system.cpu.iq.IQ:residence:FloatCmp.min_value 0
|
2006-07-19 22:07:25 +02:00
|
|
|
0 0
|
|
|
|
2 0
|
|
|
|
4 0
|
|
|
|
6 0
|
|
|
|
8 0
|
|
|
|
10 0
|
|
|
|
12 0
|
|
|
|
14 0
|
|
|
|
16 0
|
|
|
|
18 0
|
|
|
|
20 0
|
|
|
|
22 0
|
|
|
|
24 0
|
|
|
|
26 0
|
|
|
|
28 0
|
|
|
|
30 0
|
|
|
|
32 0
|
|
|
|
34 0
|
|
|
|
36 0
|
|
|
|
38 0
|
|
|
|
40 0
|
|
|
|
42 0
|
|
|
|
44 0
|
|
|
|
46 0
|
|
|
|
48 0
|
|
|
|
50 0
|
|
|
|
52 0
|
|
|
|
54 0
|
|
|
|
56 0
|
|
|
|
58 0
|
|
|
|
60 0
|
|
|
|
62 0
|
|
|
|
64 0
|
|
|
|
66 0
|
|
|
|
68 0
|
|
|
|
70 0
|
|
|
|
72 0
|
|
|
|
74 0
|
|
|
|
76 0
|
|
|
|
78 0
|
|
|
|
80 0
|
|
|
|
82 0
|
|
|
|
84 0
|
|
|
|
86 0
|
|
|
|
88 0
|
|
|
|
90 0
|
|
|
|
92 0
|
|
|
|
94 0
|
|
|
|
96 0
|
|
|
|
98 0
|
2006-07-22 21:50:39 +02:00
|
|
|
system.cpu.iq.IQ:residence:FloatCmp.max_value 0
|
|
|
|
system.cpu.iq.IQ:residence:FloatCmp.end_dist
|
2006-07-19 22:07:25 +02:00
|
|
|
|
2006-07-22 21:50:39 +02:00
|
|
|
system.cpu.iq.IQ:residence:FloatCvt.start_dist # cycles from dispatch to issue
|
|
|
|
system.cpu.iq.IQ:residence:FloatCvt.samples 0
|
|
|
|
system.cpu.iq.IQ:residence:FloatCvt.min_value 0
|
2006-07-19 22:07:25 +02:00
|
|
|
0 0
|
|
|
|
2 0
|
|
|
|
4 0
|
|
|
|
6 0
|
|
|
|
8 0
|
|
|
|
10 0
|
|
|
|
12 0
|
|
|
|
14 0
|
|
|
|
16 0
|
|
|
|
18 0
|
|
|
|
20 0
|
|
|
|
22 0
|
|
|
|
24 0
|
|
|
|
26 0
|
|
|
|
28 0
|
|
|
|
30 0
|
|
|
|
32 0
|
|
|
|
34 0
|
|
|
|
36 0
|
|
|
|
38 0
|
|
|
|
40 0
|
|
|
|
42 0
|
|
|
|
44 0
|
|
|
|
46 0
|
|
|
|
48 0
|
|
|
|
50 0
|
|
|
|
52 0
|
|
|
|
54 0
|
|
|
|
56 0
|
|
|
|
58 0
|
|
|
|
60 0
|
|
|
|
62 0
|
|
|
|
64 0
|
|
|
|
66 0
|
|
|
|
68 0
|
|
|
|
70 0
|
|
|
|
72 0
|
|
|
|
74 0
|
|
|
|
76 0
|
|
|
|
78 0
|
|
|
|
80 0
|
|
|
|
82 0
|
|
|
|
84 0
|
|
|
|
86 0
|
|
|
|
88 0
|
|
|
|
90 0
|
|
|
|
92 0
|
|
|
|
94 0
|
|
|
|
96 0
|
|
|
|
98 0
|
2006-07-22 21:50:39 +02:00
|
|
|
system.cpu.iq.IQ:residence:FloatCvt.max_value 0
|
|
|
|
system.cpu.iq.IQ:residence:FloatCvt.end_dist
|
2006-07-19 22:07:25 +02:00
|
|
|
|
2006-07-22 21:50:39 +02:00
|
|
|
system.cpu.iq.IQ:residence:FloatMult.start_dist # cycles from dispatch to issue
|
|
|
|
system.cpu.iq.IQ:residence:FloatMult.samples 0
|
|
|
|
system.cpu.iq.IQ:residence:FloatMult.min_value 0
|
2006-07-19 22:07:25 +02:00
|
|
|
0 0
|
|
|
|
2 0
|
|
|
|
4 0
|
|
|
|
6 0
|
|
|
|
8 0
|
|
|
|
10 0
|
|
|
|
12 0
|
|
|
|
14 0
|
|
|
|
16 0
|
|
|
|
18 0
|
|
|
|
20 0
|
|
|
|
22 0
|
|
|
|
24 0
|
|
|
|
26 0
|
|
|
|
28 0
|
|
|
|
30 0
|
|
|
|
32 0
|
|
|
|
34 0
|
|
|
|
36 0
|
|
|
|
38 0
|
|
|
|
40 0
|
|
|
|
42 0
|
|
|
|
44 0
|
|
|
|
46 0
|
|
|
|
48 0
|
|
|
|
50 0
|
|
|
|
52 0
|
|
|
|
54 0
|
|
|
|
56 0
|
|
|
|
58 0
|
|
|
|
60 0
|
|
|
|
62 0
|
|
|
|
64 0
|
|
|
|
66 0
|
|
|
|
68 0
|
|
|
|
70 0
|
|
|
|
72 0
|
|
|
|
74 0
|
|
|
|
76 0
|
|
|
|
78 0
|
|
|
|
80 0
|
|
|
|
82 0
|
|
|
|
84 0
|
|
|
|
86 0
|
|
|
|
88 0
|
|
|
|
90 0
|
|
|
|
92 0
|
|
|
|
94 0
|
|
|
|
96 0
|
|
|
|
98 0
|
2006-07-22 21:50:39 +02:00
|
|
|
system.cpu.iq.IQ:residence:FloatMult.max_value 0
|
|
|
|
system.cpu.iq.IQ:residence:FloatMult.end_dist
|
2006-07-19 22:07:25 +02:00
|
|
|
|
2006-07-22 21:50:39 +02:00
|
|
|
system.cpu.iq.IQ:residence:FloatDiv.start_dist # cycles from dispatch to issue
|
|
|
|
system.cpu.iq.IQ:residence:FloatDiv.samples 0
|
|
|
|
system.cpu.iq.IQ:residence:FloatDiv.min_value 0
|
2006-07-19 22:07:25 +02:00
|
|
|
0 0
|
|
|
|
2 0
|
|
|
|
4 0
|
|
|
|
6 0
|
|
|
|
8 0
|
|
|
|
10 0
|
|
|
|
12 0
|
|
|
|
14 0
|
|
|
|
16 0
|
|
|
|
18 0
|
|
|
|
20 0
|
|
|
|
22 0
|
|
|
|
24 0
|
|
|
|
26 0
|
|
|
|
28 0
|
|
|
|
30 0
|
|
|
|
32 0
|
|
|
|
34 0
|
|
|
|
36 0
|
|
|
|
38 0
|
|
|
|
40 0
|
|
|
|
42 0
|
|
|
|
44 0
|
|
|
|
46 0
|
|
|
|
48 0
|
|
|
|
50 0
|
|
|
|
52 0
|
|
|
|
54 0
|
|
|
|
56 0
|
|
|
|
58 0
|
|
|
|
60 0
|
|
|
|
62 0
|
|
|
|
64 0
|
|
|
|
66 0
|
|
|
|
68 0
|
|
|
|
70 0
|
|
|
|
72 0
|
|
|
|
74 0
|
|
|
|
76 0
|
|
|
|
78 0
|
|
|
|
80 0
|
|
|
|
82 0
|
|
|
|
84 0
|
|
|
|
86 0
|
|
|
|
88 0
|
|
|
|
90 0
|
|
|
|
92 0
|
|
|
|
94 0
|
|
|
|
96 0
|
|
|
|
98 0
|
2006-07-22 21:50:39 +02:00
|
|
|
system.cpu.iq.IQ:residence:FloatDiv.max_value 0
|
|
|
|
system.cpu.iq.IQ:residence:FloatDiv.end_dist
|
2006-07-19 22:07:25 +02:00
|
|
|
|
2006-07-22 21:50:39 +02:00
|
|
|
system.cpu.iq.IQ:residence:FloatSqrt.start_dist # cycles from dispatch to issue
|
|
|
|
system.cpu.iq.IQ:residence:FloatSqrt.samples 0
|
|
|
|
system.cpu.iq.IQ:residence:FloatSqrt.min_value 0
|
2006-07-19 22:07:25 +02:00
|
|
|
0 0
|
|
|
|
2 0
|
|
|
|
4 0
|
|
|
|
6 0
|
|
|
|
8 0
|
|
|
|
10 0
|
|
|
|
12 0
|
|
|
|
14 0
|
|
|
|
16 0
|
|
|
|
18 0
|
|
|
|
20 0
|
|
|
|
22 0
|
|
|
|
24 0
|
|
|
|
26 0
|
|
|
|
28 0
|
|
|
|
30 0
|
|
|
|
32 0
|
|
|
|
34 0
|
|
|
|
36 0
|
|
|
|
38 0
|
|
|
|
40 0
|
|
|
|
42 0
|
|
|
|
44 0
|
|
|
|
46 0
|
|
|
|
48 0
|
|
|
|
50 0
|
|
|
|
52 0
|
|
|
|
54 0
|
|
|
|
56 0
|
|
|
|
58 0
|
|
|
|
60 0
|
|
|
|
62 0
|
|
|
|
64 0
|
|
|
|
66 0
|
|
|
|
68 0
|
|
|
|
70 0
|
|
|
|
72 0
|
|
|
|
74 0
|
|
|
|
76 0
|
|
|
|
78 0
|
|
|
|
80 0
|
|
|
|
82 0
|
|
|
|
84 0
|
|
|
|
86 0
|
|
|
|
88 0
|
|
|
|
90 0
|
|
|
|
92 0
|
|
|
|
94 0
|
|
|
|
96 0
|
|
|
|
98 0
|
2006-07-22 21:50:39 +02:00
|
|
|
system.cpu.iq.IQ:residence:FloatSqrt.max_value 0
|
|
|
|
system.cpu.iq.IQ:residence:FloatSqrt.end_dist
|
2006-07-19 22:07:25 +02:00
|
|
|
|
2006-07-22 21:50:39 +02:00
|
|
|
system.cpu.iq.IQ:residence:MemRead.start_dist # cycles from dispatch to issue
|
|
|
|
system.cpu.iq.IQ:residence:MemRead.samples 0
|
|
|
|
system.cpu.iq.IQ:residence:MemRead.min_value 0
|
2006-07-19 22:07:25 +02:00
|
|
|
0 0
|
|
|
|
2 0
|
|
|
|
4 0
|
|
|
|
6 0
|
|
|
|
8 0
|
|
|
|
10 0
|
|
|
|
12 0
|
|
|
|
14 0
|
|
|
|
16 0
|
|
|
|
18 0
|
|
|
|
20 0
|
|
|
|
22 0
|
|
|
|
24 0
|
|
|
|
26 0
|
|
|
|
28 0
|
|
|
|
30 0
|
|
|
|
32 0
|
|
|
|
34 0
|
|
|
|
36 0
|
|
|
|
38 0
|
|
|
|
40 0
|
|
|
|
42 0
|
|
|
|
44 0
|
|
|
|
46 0
|
|
|
|
48 0
|
|
|
|
50 0
|
|
|
|
52 0
|
|
|
|
54 0
|
|
|
|
56 0
|
|
|
|
58 0
|
|
|
|
60 0
|
|
|
|
62 0
|
|
|
|
64 0
|
|
|
|
66 0
|
|
|
|
68 0
|
|
|
|
70 0
|
|
|
|
72 0
|
|
|
|
74 0
|
|
|
|
76 0
|
|
|
|
78 0
|
|
|
|
80 0
|
|
|
|
82 0
|
|
|
|
84 0
|
|
|
|
86 0
|
|
|
|
88 0
|
|
|
|
90 0
|
|
|
|
92 0
|
|
|
|
94 0
|
|
|
|
96 0
|
|
|
|
98 0
|
2006-07-22 21:50:39 +02:00
|
|
|
system.cpu.iq.IQ:residence:MemRead.max_value 0
|
|
|
|
system.cpu.iq.IQ:residence:MemRead.end_dist
|
2006-07-19 22:07:25 +02:00
|
|
|
|
2006-07-22 21:50:39 +02:00
|
|
|
system.cpu.iq.IQ:residence:MemWrite.start_dist # cycles from dispatch to issue
|
|
|
|
system.cpu.iq.IQ:residence:MemWrite.samples 0
|
|
|
|
system.cpu.iq.IQ:residence:MemWrite.min_value 0
|
2006-07-19 22:07:25 +02:00
|
|
|
0 0
|
|
|
|
2 0
|
|
|
|
4 0
|
|
|
|
6 0
|
|
|
|
8 0
|
|
|
|
10 0
|
|
|
|
12 0
|
|
|
|
14 0
|
|
|
|
16 0
|
|
|
|
18 0
|
|
|
|
20 0
|
|
|
|
22 0
|
|
|
|
24 0
|
|
|
|
26 0
|
|
|
|
28 0
|
|
|
|
30 0
|
|
|
|
32 0
|
|
|
|
34 0
|
|
|
|
36 0
|
|
|
|
38 0
|
|
|
|
40 0
|
|
|
|
42 0
|
|
|
|
44 0
|
|
|
|
46 0
|
|
|
|
48 0
|
|
|
|
50 0
|
|
|
|
52 0
|
|
|
|
54 0
|
|
|
|
56 0
|
|
|
|
58 0
|
|
|
|
60 0
|
|
|
|
62 0
|
|
|
|
64 0
|
|
|
|
66 0
|
|
|
|
68 0
|
|
|
|
70 0
|
|
|
|
72 0
|
|
|
|
74 0
|
|
|
|
76 0
|
|
|
|
78 0
|
|
|
|
80 0
|
|
|
|
82 0
|
|
|
|
84 0
|
|
|
|
86 0
|
|
|
|
88 0
|
|
|
|
90 0
|
|
|
|
92 0
|
|
|
|
94 0
|
|
|
|
96 0
|
|
|
|
98 0
|
2006-07-22 21:50:39 +02:00
|
|
|
system.cpu.iq.IQ:residence:MemWrite.max_value 0
|
|
|
|
system.cpu.iq.IQ:residence:MemWrite.end_dist
|
2006-07-19 22:07:25 +02:00
|
|
|
|
2006-07-22 21:50:39 +02:00
|
|
|
system.cpu.iq.IQ:residence:IprAccess.start_dist # cycles from dispatch to issue
|
|
|
|
system.cpu.iq.IQ:residence:IprAccess.samples 0
|
|
|
|
system.cpu.iq.IQ:residence:IprAccess.min_value 0
|
2006-07-19 22:07:25 +02:00
|
|
|
0 0
|
|
|
|
2 0
|
|
|
|
4 0
|
|
|
|
6 0
|
|
|
|
8 0
|
|
|
|
10 0
|
|
|
|
12 0
|
|
|
|
14 0
|
|
|
|
16 0
|
|
|
|
18 0
|
|
|
|
20 0
|
|
|
|
22 0
|
|
|
|
24 0
|
|
|
|
26 0
|
|
|
|
28 0
|
|
|
|
30 0
|
|
|
|
32 0
|
|
|
|
34 0
|
|
|
|
36 0
|
|
|
|
38 0
|
|
|
|
40 0
|
|
|
|
42 0
|
|
|
|
44 0
|
|
|
|
46 0
|
|
|
|
48 0
|
|
|
|
50 0
|
|
|
|
52 0
|
|
|
|
54 0
|
|
|
|
56 0
|
|
|
|
58 0
|
|
|
|
60 0
|
|
|
|
62 0
|
|
|
|
64 0
|
|
|
|
66 0
|
|
|
|
68 0
|
|
|
|
70 0
|
|
|
|
72 0
|
|
|
|
74 0
|
|
|
|
76 0
|
|
|
|
78 0
|
|
|
|
80 0
|
|
|
|
82 0
|
|
|
|
84 0
|
|
|
|
86 0
|
|
|
|
88 0
|
|
|
|
90 0
|
|
|
|
92 0
|
|
|
|
94 0
|
|
|
|
96 0
|
|
|
|
98 0
|
2006-07-22 21:50:39 +02:00
|
|
|
system.cpu.iq.IQ:residence:IprAccess.max_value 0
|
|
|
|
system.cpu.iq.IQ:residence:IprAccess.end_dist
|
2006-07-19 22:07:25 +02:00
|
|
|
|
2006-07-22 21:50:39 +02:00
|
|
|
system.cpu.iq.IQ:residence:InstPrefetch.start_dist # cycles from dispatch to issue
|
|
|
|
system.cpu.iq.IQ:residence:InstPrefetch.samples 0
|
|
|
|
system.cpu.iq.IQ:residence:InstPrefetch.min_value 0
|
2006-07-19 22:07:25 +02:00
|
|
|
0 0
|
|
|
|
2 0
|
|
|
|
4 0
|
|
|
|
6 0
|
|
|
|
8 0
|
|
|
|
10 0
|
|
|
|
12 0
|
|
|
|
14 0
|
|
|
|
16 0
|
|
|
|
18 0
|
|
|
|
20 0
|
|
|
|
22 0
|
|
|
|
24 0
|
|
|
|
26 0
|
|
|
|
28 0
|
|
|
|
30 0
|
|
|
|
32 0
|
|
|
|
34 0
|
|
|
|
36 0
|
|
|
|
38 0
|
|
|
|
40 0
|
|
|
|
42 0
|
|
|
|
44 0
|
|
|
|
46 0
|
|
|
|
48 0
|
|
|
|
50 0
|
|
|
|
52 0
|
|
|
|
54 0
|
|
|
|
56 0
|
|
|
|
58 0
|
|
|
|
60 0
|
|
|
|
62 0
|
|
|
|
64 0
|
|
|
|
66 0
|
|
|
|
68 0
|
|
|
|
70 0
|
|
|
|
72 0
|
|
|
|
74 0
|
|
|
|
76 0
|
|
|
|
78 0
|
|
|
|
80 0
|
|
|
|
82 0
|
|
|
|
84 0
|
|
|
|
86 0
|
|
|
|
88 0
|
|
|
|
90 0
|
|
|
|
92 0
|
|
|
|
94 0
|
|
|
|
96 0
|
|
|
|
98 0
|
2006-07-22 21:50:39 +02:00
|
|
|
system.cpu.iq.IQ:residence:InstPrefetch.max_value 0
|
|
|
|
system.cpu.iq.IQ:residence:InstPrefetch.end_dist
|
2006-07-19 22:07:25 +02:00
|
|
|
|
2006-07-22 21:50:39 +02:00
|
|
|
system.cpu.iq.ISSUE:(null)_delay.start_dist # cycles from operands ready to issue
|
|
|
|
system.cpu.iq.ISSUE:(null)_delay.samples 0
|
|
|
|
system.cpu.iq.ISSUE:(null)_delay.min_value 0
|
2006-07-19 22:07:25 +02:00
|
|
|
0 0
|
|
|
|
2 0
|
|
|
|
4 0
|
|
|
|
6 0
|
|
|
|
8 0
|
|
|
|
10 0
|
|
|
|
12 0
|
|
|
|
14 0
|
|
|
|
16 0
|
|
|
|
18 0
|
|
|
|
20 0
|
|
|
|
22 0
|
|
|
|
24 0
|
|
|
|
26 0
|
|
|
|
28 0
|
|
|
|
30 0
|
|
|
|
32 0
|
|
|
|
34 0
|
|
|
|
36 0
|
|
|
|
38 0
|
|
|
|
40 0
|
|
|
|
42 0
|
|
|
|
44 0
|
|
|
|
46 0
|
|
|
|
48 0
|
|
|
|
50 0
|
|
|
|
52 0
|
|
|
|
54 0
|
|
|
|
56 0
|
|
|
|
58 0
|
|
|
|
60 0
|
|
|
|
62 0
|
|
|
|
64 0
|
|
|
|
66 0
|
|
|
|
68 0
|
|
|
|
70 0
|
|
|
|
72 0
|
|
|
|
74 0
|
|
|
|
76 0
|
|
|
|
78 0
|
|
|
|
80 0
|
|
|
|
82 0
|
|
|
|
84 0
|
|
|
|
86 0
|
|
|
|
88 0
|
|
|
|
90 0
|
|
|
|
92 0
|
|
|
|
94 0
|
|
|
|
96 0
|
|
|
|
98 0
|
2006-07-22 21:50:39 +02:00
|
|
|
system.cpu.iq.ISSUE:(null)_delay.max_value 0
|
|
|
|
system.cpu.iq.ISSUE:(null)_delay.end_dist
|
2006-07-19 22:07:25 +02:00
|
|
|
|
2006-07-22 21:50:39 +02:00
|
|
|
system.cpu.iq.ISSUE:IntAlu_delay.start_dist # cycles from operands ready to issue
|
|
|
|
system.cpu.iq.ISSUE:IntAlu_delay.samples 0
|
|
|
|
system.cpu.iq.ISSUE:IntAlu_delay.min_value 0
|
2006-07-19 22:07:25 +02:00
|
|
|
0 0
|
|
|
|
2 0
|
|
|
|
4 0
|
|
|
|
6 0
|
|
|
|
8 0
|
|
|
|
10 0
|
|
|
|
12 0
|
|
|
|
14 0
|
|
|
|
16 0
|
|
|
|
18 0
|
|
|
|
20 0
|
|
|
|
22 0
|
|
|
|
24 0
|
|
|
|
26 0
|
|
|
|
28 0
|
|
|
|
30 0
|
|
|
|
32 0
|
|
|
|
34 0
|
|
|
|
36 0
|
|
|
|
38 0
|
|
|
|
40 0
|
|
|
|
42 0
|
|
|
|
44 0
|
|
|
|
46 0
|
|
|
|
48 0
|
|
|
|
50 0
|
|
|
|
52 0
|
|
|
|
54 0
|
|
|
|
56 0
|
|
|
|
58 0
|
|
|
|
60 0
|
|
|
|
62 0
|
|
|
|
64 0
|
|
|
|
66 0
|
|
|
|
68 0
|
|
|
|
70 0
|
|
|
|
72 0
|
|
|
|
74 0
|
|
|
|
76 0
|
|
|
|
78 0
|
|
|
|
80 0
|
|
|
|
82 0
|
|
|
|
84 0
|
|
|
|
86 0
|
|
|
|
88 0
|
|
|
|
90 0
|
|
|
|
92 0
|
|
|
|
94 0
|
|
|
|
96 0
|
|
|
|
98 0
|
2006-07-22 21:50:39 +02:00
|
|
|
system.cpu.iq.ISSUE:IntAlu_delay.max_value 0
|
|
|
|
system.cpu.iq.ISSUE:IntAlu_delay.end_dist
|
2006-07-19 22:07:25 +02:00
|
|
|
|
2006-07-22 21:50:39 +02:00
|
|
|
system.cpu.iq.ISSUE:IntMult_delay.start_dist # cycles from operands ready to issue
|
|
|
|
system.cpu.iq.ISSUE:IntMult_delay.samples 0
|
|
|
|
system.cpu.iq.ISSUE:IntMult_delay.min_value 0
|
2006-07-19 22:07:25 +02:00
|
|
|
0 0
|
|
|
|
2 0
|
|
|
|
4 0
|
|
|
|
6 0
|
|
|
|
8 0
|
|
|
|
10 0
|
|
|
|
12 0
|
|
|
|
14 0
|
|
|
|
16 0
|
|
|
|
18 0
|
|
|
|
20 0
|
|
|
|
22 0
|
|
|
|
24 0
|
|
|
|
26 0
|
|
|
|
28 0
|
|
|
|
30 0
|
|
|
|
32 0
|
|
|
|
34 0
|
|
|
|
36 0
|
|
|
|
38 0
|
|
|
|
40 0
|
|
|
|
42 0
|
|
|
|
44 0
|
|
|
|
46 0
|
|
|
|
48 0
|
|
|
|
50 0
|
|
|
|
52 0
|
|
|
|
54 0
|
|
|
|
56 0
|
|
|
|
58 0
|
|
|
|
60 0
|
|
|
|
62 0
|
|
|
|
64 0
|
|
|
|
66 0
|
|
|
|
68 0
|
|
|
|
70 0
|
|
|
|
72 0
|
|
|
|
74 0
|
|
|
|
76 0
|
|
|
|
78 0
|
|
|
|
80 0
|
|
|
|
82 0
|
|
|
|
84 0
|
|
|
|
86 0
|
|
|
|
88 0
|
|
|
|
90 0
|
|
|
|
92 0
|
|
|
|
94 0
|
|
|
|
96 0
|
|
|
|
98 0
|
2006-07-22 21:50:39 +02:00
|
|
|
system.cpu.iq.ISSUE:IntMult_delay.max_value 0
|
|
|
|
system.cpu.iq.ISSUE:IntMult_delay.end_dist
|
2006-07-19 22:07:25 +02:00
|
|
|
|
2006-07-22 21:50:39 +02:00
|
|
|
system.cpu.iq.ISSUE:IntDiv_delay.start_dist # cycles from operands ready to issue
|
|
|
|
system.cpu.iq.ISSUE:IntDiv_delay.samples 0
|
|
|
|
system.cpu.iq.ISSUE:IntDiv_delay.min_value 0
|
2006-07-19 22:07:25 +02:00
|
|
|
0 0
|
|
|
|
2 0
|
|
|
|
4 0
|
|
|
|
6 0
|
|
|
|
8 0
|
|
|
|
10 0
|
|
|
|
12 0
|
|
|
|
14 0
|
|
|
|
16 0
|
|
|
|
18 0
|
|
|
|
20 0
|
|
|
|
22 0
|
|
|
|
24 0
|
|
|
|
26 0
|
|
|
|
28 0
|
|
|
|
30 0
|
|
|
|
32 0
|
|
|
|
34 0
|
|
|
|
36 0
|
|
|
|
38 0
|
|
|
|
40 0
|
|
|
|
42 0
|
|
|
|
44 0
|
|
|
|
46 0
|
|
|
|
48 0
|
|
|
|
50 0
|
|
|
|
52 0
|
|
|
|
54 0
|
|
|
|
56 0
|
|
|
|
58 0
|
|
|
|
60 0
|
|
|
|
62 0
|
|
|
|
64 0
|
|
|
|
66 0
|
|
|
|
68 0
|
|
|
|
70 0
|
|
|
|
72 0
|
|
|
|
74 0
|
|
|
|
76 0
|
|
|
|
78 0
|
|
|
|
80 0
|
|
|
|
82 0
|
|
|
|
84 0
|
|
|
|
86 0
|
|
|
|
88 0
|
|
|
|
90 0
|
|
|
|
92 0
|
|
|
|
94 0
|
|
|
|
96 0
|
|
|
|
98 0
|
2006-07-22 21:50:39 +02:00
|
|
|
system.cpu.iq.ISSUE:IntDiv_delay.max_value 0
|
|
|
|
system.cpu.iq.ISSUE:IntDiv_delay.end_dist
|
2006-07-19 22:07:25 +02:00
|
|
|
|
2006-07-22 21:50:39 +02:00
|
|
|
system.cpu.iq.ISSUE:FloatAdd_delay.start_dist # cycles from operands ready to issue
|
|
|
|
system.cpu.iq.ISSUE:FloatAdd_delay.samples 0
|
|
|
|
system.cpu.iq.ISSUE:FloatAdd_delay.min_value 0
|
2006-07-19 22:07:25 +02:00
|
|
|
0 0
|
|
|
|
2 0
|
|
|
|
4 0
|
|
|
|
6 0
|
|
|
|
8 0
|
|
|
|
10 0
|
|
|
|
12 0
|
|
|
|
14 0
|
|
|
|
16 0
|
|
|
|
18 0
|
|
|
|
20 0
|
|
|
|
22 0
|
|
|
|
24 0
|
|
|
|
26 0
|
|
|
|
28 0
|
|
|
|
30 0
|
|
|
|
32 0
|
|
|
|
34 0
|
|
|
|
36 0
|
|
|
|
38 0
|
|
|
|
40 0
|
|
|
|
42 0
|
|
|
|
44 0
|
|
|
|
46 0
|
|
|
|
48 0
|
|
|
|
50 0
|
|
|
|
52 0
|
|
|
|
54 0
|
|
|
|
56 0
|
|
|
|
58 0
|
|
|
|
60 0
|
|
|
|
62 0
|
|
|
|
64 0
|
|
|
|
66 0
|
|
|
|
68 0
|
|
|
|
70 0
|
|
|
|
72 0
|
|
|
|
74 0
|
|
|
|
76 0
|
|
|
|
78 0
|
|
|
|
80 0
|
|
|
|
82 0
|
|
|
|
84 0
|
|
|
|
86 0
|
|
|
|
88 0
|
|
|
|
90 0
|
|
|
|
92 0
|
|
|
|
94 0
|
|
|
|
96 0
|
|
|
|
98 0
|
2006-07-22 21:50:39 +02:00
|
|
|
system.cpu.iq.ISSUE:FloatAdd_delay.max_value 0
|
|
|
|
system.cpu.iq.ISSUE:FloatAdd_delay.end_dist
|
2006-07-19 22:07:25 +02:00
|
|
|
|
2006-07-22 21:50:39 +02:00
|
|
|
system.cpu.iq.ISSUE:FloatCmp_delay.start_dist # cycles from operands ready to issue
|
|
|
|
system.cpu.iq.ISSUE:FloatCmp_delay.samples 0
|
|
|
|
system.cpu.iq.ISSUE:FloatCmp_delay.min_value 0
|
2006-07-19 22:07:25 +02:00
|
|
|
0 0
|
|
|
|
2 0
|
|
|
|
4 0
|
|
|
|
6 0
|
|
|
|
8 0
|
|
|
|
10 0
|
|
|
|
12 0
|
|
|
|
14 0
|
|
|
|
16 0
|
|
|
|
18 0
|
|
|
|
20 0
|
|
|
|
22 0
|
|
|
|
24 0
|
|
|
|
26 0
|
|
|
|
28 0
|
|
|
|
30 0
|
|
|
|
32 0
|
|
|
|
34 0
|
|
|
|
36 0
|
|
|
|
38 0
|
|
|
|
40 0
|
|
|
|
42 0
|
|
|
|
44 0
|
|
|
|
46 0
|
|
|
|
48 0
|
|
|
|
50 0
|
|
|
|
52 0
|
|
|
|
54 0
|
|
|
|
56 0
|
|
|
|
58 0
|
|
|
|
60 0
|
|
|
|
62 0
|
|
|
|
64 0
|
|
|
|
66 0
|
|
|
|
68 0
|
|
|
|
70 0
|
|
|
|
72 0
|
|
|
|
74 0
|
|
|
|
76 0
|
|
|
|
78 0
|
|
|
|
80 0
|
|
|
|
82 0
|
|
|
|
84 0
|
|
|
|
86 0
|
|
|
|
88 0
|
|
|
|
90 0
|
|
|
|
92 0
|
|
|
|
94 0
|
|
|
|
96 0
|
|
|
|
98 0
|
2006-07-22 21:50:39 +02:00
|
|
|
system.cpu.iq.ISSUE:FloatCmp_delay.max_value 0
|
|
|
|
system.cpu.iq.ISSUE:FloatCmp_delay.end_dist
|
2006-07-19 22:07:25 +02:00
|
|
|
|
2006-07-22 21:50:39 +02:00
|
|
|
system.cpu.iq.ISSUE:FloatCvt_delay.start_dist # cycles from operands ready to issue
|
|
|
|
system.cpu.iq.ISSUE:FloatCvt_delay.samples 0
|
|
|
|
system.cpu.iq.ISSUE:FloatCvt_delay.min_value 0
|
2006-07-19 22:07:25 +02:00
|
|
|
0 0
|
|
|
|
2 0
|
|
|
|
4 0
|
|
|
|
6 0
|
|
|
|
8 0
|
|
|
|
10 0
|
|
|
|
12 0
|
|
|
|
14 0
|
|
|
|
16 0
|
|
|
|
18 0
|
|
|
|
20 0
|
|
|
|
22 0
|
|
|
|
24 0
|
|
|
|
26 0
|
|
|
|
28 0
|
|
|
|
30 0
|
|
|
|
32 0
|
|
|
|
34 0
|
|
|
|
36 0
|
|
|
|
38 0
|
|
|
|
40 0
|
|
|
|
42 0
|
|
|
|
44 0
|
|
|
|
46 0
|
|
|
|
48 0
|
|
|
|
50 0
|
|
|
|
52 0
|
|
|
|
54 0
|
|
|
|
56 0
|
|
|
|
58 0
|
|
|
|
60 0
|
|
|
|
62 0
|
|
|
|
64 0
|
|
|
|
66 0
|
|
|
|
68 0
|
|
|
|
70 0
|
|
|
|
72 0
|
|
|
|
74 0
|
|
|
|
76 0
|
|
|
|
78 0
|
|
|
|
80 0
|
|
|
|
82 0
|
|
|
|
84 0
|
|
|
|
86 0
|
|
|
|
88 0
|
|
|
|
90 0
|
|
|
|
92 0
|
|
|
|
94 0
|
|
|
|
96 0
|
|
|
|
98 0
|
2006-07-22 21:50:39 +02:00
|
|
|
system.cpu.iq.ISSUE:FloatCvt_delay.max_value 0
|
|
|
|
system.cpu.iq.ISSUE:FloatCvt_delay.end_dist
|
2006-07-19 22:07:25 +02:00
|
|
|
|
2006-07-22 21:50:39 +02:00
|
|
|
system.cpu.iq.ISSUE:FloatMult_delay.start_dist # cycles from operands ready to issue
|
|
|
|
system.cpu.iq.ISSUE:FloatMult_delay.samples 0
|
|
|
|
system.cpu.iq.ISSUE:FloatMult_delay.min_value 0
|
2006-07-19 22:07:25 +02:00
|
|
|
0 0
|
|
|
|
2 0
|
|
|
|
4 0
|
|
|
|
6 0
|
|
|
|
8 0
|
|
|
|
10 0
|
|
|
|
12 0
|
|
|
|
14 0
|
|
|
|
16 0
|
|
|
|
18 0
|
|
|
|
20 0
|
|
|
|
22 0
|
|
|
|
24 0
|
|
|
|
26 0
|
|
|
|
28 0
|
|
|
|
30 0
|
|
|
|
32 0
|
|
|
|
34 0
|
|
|
|
36 0
|
|
|
|
38 0
|
|
|
|
40 0
|
|
|
|
42 0
|
|
|
|
44 0
|
|
|
|
46 0
|
|
|
|
48 0
|
|
|
|
50 0
|
|
|
|
52 0
|
|
|
|
54 0
|
|
|
|
56 0
|
|
|
|
58 0
|
|
|
|
60 0
|
|
|
|
62 0
|
|
|
|
64 0
|
|
|
|
66 0
|
|
|
|
68 0
|
|
|
|
70 0
|
|
|
|
72 0
|
|
|
|
74 0
|
|
|
|
76 0
|
|
|
|
78 0
|
|
|
|
80 0
|
|
|
|
82 0
|
|
|
|
84 0
|
|
|
|
86 0
|
|
|
|
88 0
|
|
|
|
90 0
|
|
|
|
92 0
|
|
|
|
94 0
|
|
|
|
96 0
|
|
|
|
98 0
|
2006-07-22 21:50:39 +02:00
|
|
|
system.cpu.iq.ISSUE:FloatMult_delay.max_value 0
|
|
|
|
system.cpu.iq.ISSUE:FloatMult_delay.end_dist
|
2006-07-19 22:07:25 +02:00
|
|
|
|
2006-07-22 21:50:39 +02:00
|
|
|
system.cpu.iq.ISSUE:FloatDiv_delay.start_dist # cycles from operands ready to issue
|
|
|
|
system.cpu.iq.ISSUE:FloatDiv_delay.samples 0
|
|
|
|
system.cpu.iq.ISSUE:FloatDiv_delay.min_value 0
|
2006-07-19 22:07:25 +02:00
|
|
|
0 0
|
|
|
|
2 0
|
|
|
|
4 0
|
|
|
|
6 0
|
|
|
|
8 0
|
|
|
|
10 0
|
|
|
|
12 0
|
|
|
|
14 0
|
|
|
|
16 0
|
|
|
|
18 0
|
|
|
|
20 0
|
|
|
|
22 0
|
|
|
|
24 0
|
|
|
|
26 0
|
|
|
|
28 0
|
|
|
|
30 0
|
|
|
|
32 0
|
|
|
|
34 0
|
|
|
|
36 0
|
|
|
|
38 0
|
|
|
|
40 0
|
|
|
|
42 0
|
|
|
|
44 0
|
|
|
|
46 0
|
|
|
|
48 0
|
|
|
|
50 0
|
|
|
|
52 0
|
|
|
|
54 0
|
|
|
|
56 0
|
|
|
|
58 0
|
|
|
|
60 0
|
|
|
|
62 0
|
|
|
|
64 0
|
|
|
|
66 0
|
|
|
|
68 0
|
|
|
|
70 0
|
|
|
|
72 0
|
|
|
|
74 0
|
|
|
|
76 0
|
|
|
|
78 0
|
|
|
|
80 0
|
|
|
|
82 0
|
|
|
|
84 0
|
|
|
|
86 0
|
|
|
|
88 0
|
|
|
|
90 0
|
|
|
|
92 0
|
|
|
|
94 0
|
|
|
|
96 0
|
|
|
|
98 0
|
2006-07-22 21:50:39 +02:00
|
|
|
system.cpu.iq.ISSUE:FloatDiv_delay.max_value 0
|
|
|
|
system.cpu.iq.ISSUE:FloatDiv_delay.end_dist
|
2006-07-19 22:07:25 +02:00
|
|
|
|
2006-07-22 21:50:39 +02:00
|
|
|
system.cpu.iq.ISSUE:FloatSqrt_delay.start_dist # cycles from operands ready to issue
|
|
|
|
system.cpu.iq.ISSUE:FloatSqrt_delay.samples 0
|
|
|
|
system.cpu.iq.ISSUE:FloatSqrt_delay.min_value 0
|
2006-07-19 22:07:25 +02:00
|
|
|
0 0
|
|
|
|
2 0
|
|
|
|
4 0
|
|
|
|
6 0
|
|
|
|
8 0
|
|
|
|
10 0
|
|
|
|
12 0
|
|
|
|
14 0
|
|
|
|
16 0
|
|
|
|
18 0
|
|
|
|
20 0
|
|
|
|
22 0
|
|
|
|
24 0
|
|
|
|
26 0
|
|
|
|
28 0
|
|
|
|
30 0
|
|
|
|
32 0
|
|
|
|
34 0
|
|
|
|
36 0
|
|
|
|
38 0
|
|
|
|
40 0
|
|
|
|
42 0
|
|
|
|
44 0
|
|
|
|
46 0
|
|
|
|
48 0
|
|
|
|
50 0
|
|
|
|
52 0
|
|
|
|
54 0
|
|
|
|
56 0
|
|
|
|
58 0
|
|
|
|
60 0
|
|
|
|
62 0
|
|
|
|
64 0
|
|
|
|
66 0
|
|
|
|
68 0
|
|
|
|
70 0
|
|
|
|
72 0
|
|
|
|
74 0
|
|
|
|
76 0
|
|
|
|
78 0
|
|
|
|
80 0
|
|
|
|
82 0
|
|
|
|
84 0
|
|
|
|
86 0
|
|
|
|
88 0
|
|
|
|
90 0
|
|
|
|
92 0
|
|
|
|
94 0
|
|
|
|
96 0
|
|
|
|
98 0
|
2006-07-22 21:50:39 +02:00
|
|
|
system.cpu.iq.ISSUE:FloatSqrt_delay.max_value 0
|
|
|
|
system.cpu.iq.ISSUE:FloatSqrt_delay.end_dist
|
2006-07-19 22:07:25 +02:00
|
|
|
|
2006-07-22 21:50:39 +02:00
|
|
|
system.cpu.iq.ISSUE:MemRead_delay.start_dist # cycles from operands ready to issue
|
|
|
|
system.cpu.iq.ISSUE:MemRead_delay.samples 0
|
|
|
|
system.cpu.iq.ISSUE:MemRead_delay.min_value 0
|
2006-07-19 22:07:25 +02:00
|
|
|
0 0
|
|
|
|
2 0
|
|
|
|
4 0
|
|
|
|
6 0
|
|
|
|
8 0
|
|
|
|
10 0
|
|
|
|
12 0
|
|
|
|
14 0
|
|
|
|
16 0
|
|
|
|
18 0
|
|
|
|
20 0
|
|
|
|
22 0
|
|
|
|
24 0
|
|
|
|
26 0
|
|
|
|
28 0
|
|
|
|
30 0
|
|
|
|
32 0
|
|
|
|
34 0
|
|
|
|
36 0
|
|
|
|
38 0
|
|
|
|
40 0
|
|
|
|
42 0
|
|
|
|
44 0
|
|
|
|
46 0
|
|
|
|
48 0
|
|
|
|
50 0
|
|
|
|
52 0
|
|
|
|
54 0
|
|
|
|
56 0
|
|
|
|
58 0
|
|
|
|
60 0
|
|
|
|
62 0
|
|
|
|
64 0
|
|
|
|
66 0
|
|
|
|
68 0
|
|
|
|
70 0
|
|
|
|
72 0
|
|
|
|
74 0
|
|
|
|
76 0
|
|
|
|
78 0
|
|
|
|
80 0
|
|
|
|
82 0
|
|
|
|
84 0
|
|
|
|
86 0
|
|
|
|
88 0
|
|
|
|
90 0
|
|
|
|
92 0
|
|
|
|
94 0
|
|
|
|
96 0
|
|
|
|
98 0
|
2006-07-22 21:50:39 +02:00
|
|
|
system.cpu.iq.ISSUE:MemRead_delay.max_value 0
|
|
|
|
system.cpu.iq.ISSUE:MemRead_delay.end_dist
|
2006-07-19 22:07:25 +02:00
|
|
|
|
2006-07-22 21:50:39 +02:00
|
|
|
system.cpu.iq.ISSUE:MemWrite_delay.start_dist # cycles from operands ready to issue
|
|
|
|
system.cpu.iq.ISSUE:MemWrite_delay.samples 0
|
|
|
|
system.cpu.iq.ISSUE:MemWrite_delay.min_value 0
|
2006-07-19 22:07:25 +02:00
|
|
|
0 0
|
|
|
|
2 0
|
|
|
|
4 0
|
|
|
|
6 0
|
|
|
|
8 0
|
|
|
|
10 0
|
|
|
|
12 0
|
|
|
|
14 0
|
|
|
|
16 0
|
|
|
|
18 0
|
|
|
|
20 0
|
|
|
|
22 0
|
|
|
|
24 0
|
|
|
|
26 0
|
|
|
|
28 0
|
|
|
|
30 0
|
|
|
|
32 0
|
|
|
|
34 0
|
|
|
|
36 0
|
|
|
|
38 0
|
|
|
|
40 0
|
|
|
|
42 0
|
|
|
|
44 0
|
|
|
|
46 0
|
|
|
|
48 0
|
|
|
|
50 0
|
|
|
|
52 0
|
|
|
|
54 0
|
|
|
|
56 0
|
|
|
|
58 0
|
|
|
|
60 0
|
|
|
|
62 0
|
|
|
|
64 0
|
|
|
|
66 0
|
|
|
|
68 0
|
|
|
|
70 0
|
|
|
|
72 0
|
|
|
|
74 0
|
|
|
|
76 0
|
|
|
|
78 0
|
|
|
|
80 0
|
|
|
|
82 0
|
|
|
|
84 0
|
|
|
|
86 0
|
|
|
|
88 0
|
|
|
|
90 0
|
|
|
|
92 0
|
|
|
|
94 0
|
|
|
|
96 0
|
|
|
|
98 0
|
2006-07-22 21:50:39 +02:00
|
|
|
system.cpu.iq.ISSUE:MemWrite_delay.max_value 0
|
|
|
|
system.cpu.iq.ISSUE:MemWrite_delay.end_dist
|
2006-07-19 22:07:25 +02:00
|
|
|
|
2006-07-22 21:50:39 +02:00
|
|
|
system.cpu.iq.ISSUE:IprAccess_delay.start_dist # cycles from operands ready to issue
|
|
|
|
system.cpu.iq.ISSUE:IprAccess_delay.samples 0
|
|
|
|
system.cpu.iq.ISSUE:IprAccess_delay.min_value 0
|
2006-07-19 22:07:25 +02:00
|
|
|
0 0
|
|
|
|
2 0
|
|
|
|
4 0
|
|
|
|
6 0
|
|
|
|
8 0
|
|
|
|
10 0
|
|
|
|
12 0
|
|
|
|
14 0
|
|
|
|
16 0
|
|
|
|
18 0
|
|
|
|
20 0
|
|
|
|
22 0
|
|
|
|
24 0
|
|
|
|
26 0
|
|
|
|
28 0
|
|
|
|
30 0
|
|
|
|
32 0
|
|
|
|
34 0
|
|
|
|
36 0
|
|
|
|
38 0
|
|
|
|
40 0
|
|
|
|
42 0
|
|
|
|
44 0
|
|
|
|
46 0
|
|
|
|
48 0
|
|
|
|
50 0
|
|
|
|
52 0
|
|
|
|
54 0
|
|
|
|
56 0
|
|
|
|
58 0
|
|
|
|
60 0
|
|
|
|
62 0
|
|
|
|
64 0
|
|
|
|
66 0
|
|
|
|
68 0
|
|
|
|
70 0
|
|
|
|
72 0
|
|
|
|
74 0
|
|
|
|
76 0
|
|
|
|
78 0
|
|
|
|
80 0
|
|
|
|
82 0
|
|
|
|
84 0
|
|
|
|
86 0
|
|
|
|
88 0
|
|
|
|
90 0
|
|
|
|
92 0
|
|
|
|
94 0
|
|
|
|
96 0
|
|
|
|
98 0
|
2006-07-22 21:50:39 +02:00
|
|
|
system.cpu.iq.ISSUE:IprAccess_delay.max_value 0
|
|
|
|
system.cpu.iq.ISSUE:IprAccess_delay.end_dist
|
2006-07-19 22:07:25 +02:00
|
|
|
|
2006-07-22 21:50:39 +02:00
|
|
|
system.cpu.iq.ISSUE:InstPrefetch_delay.start_dist # cycles from operands ready to issue
|
|
|
|
system.cpu.iq.ISSUE:InstPrefetch_delay.samples 0
|
|
|
|
system.cpu.iq.ISSUE:InstPrefetch_delay.min_value 0
|
2006-07-19 22:07:25 +02:00
|
|
|
0 0
|
|
|
|
2 0
|
|
|
|
4 0
|
|
|
|
6 0
|
|
|
|
8 0
|
|
|
|
10 0
|
|
|
|
12 0
|
|
|
|
14 0
|
|
|
|
16 0
|
|
|
|
18 0
|
|
|
|
20 0
|
|
|
|
22 0
|
|
|
|
24 0
|
|
|
|
26 0
|
|
|
|
28 0
|
|
|
|
30 0
|
|
|
|
32 0
|
|
|
|
34 0
|
|
|
|
36 0
|
|
|
|
38 0
|
|
|
|
40 0
|
|
|
|
42 0
|
|
|
|
44 0
|
|
|
|
46 0
|
|
|
|
48 0
|
|
|
|
50 0
|
|
|
|
52 0
|
|
|
|
54 0
|
|
|
|
56 0
|
|
|
|
58 0
|
|
|
|
60 0
|
|
|
|
62 0
|
|
|
|
64 0
|
|
|
|
66 0
|
|
|
|
68 0
|
|
|
|
70 0
|
|
|
|
72 0
|
|
|
|
74 0
|
|
|
|
76 0
|
|
|
|
78 0
|
|
|
|
80 0
|
|
|
|
82 0
|
|
|
|
84 0
|
|
|
|
86 0
|
|
|
|
88 0
|
|
|
|
90 0
|
|
|
|
92 0
|
|
|
|
94 0
|
|
|
|
96 0
|
|
|
|
98 0
|
2006-07-22 21:50:39 +02:00
|
|
|
system.cpu.iq.ISSUE:InstPrefetch_delay.max_value 0
|
|
|
|
system.cpu.iq.ISSUE:InstPrefetch_delay.end_dist
|
2006-07-19 22:07:25 +02:00
|
|
|
|
2006-07-22 21:50:39 +02:00
|
|
|
system.cpu.iq.ISSUE:FU_type_0 541621 # Type of FU issued
|
|
|
|
system.cpu.iq.ISSUE:FU_type_0.start_dist
|
2006-07-19 22:07:25 +02:00
|
|
|
(null) 0 0.00% # Type of FU issued
|
2006-07-22 21:50:39 +02:00
|
|
|
IntAlu 336144 62.06% # Type of FU issued
|
2006-07-19 22:07:25 +02:00
|
|
|
IntMult 10 0.00% # Type of FU issued
|
|
|
|
IntDiv 0 0.00% # Type of FU issued
|
|
|
|
FloatAdd 13 0.00% # Type of FU issued
|
|
|
|
FloatCmp 3 0.00% # Type of FU issued
|
|
|
|
FloatCvt 0 0.00% # Type of FU issued
|
|
|
|
FloatMult 2 0.00% # Type of FU issued
|
|
|
|
FloatDiv 0 0.00% # Type of FU issued
|
|
|
|
FloatSqrt 0 0.00% # Type of FU issued
|
2006-07-22 21:50:39 +02:00
|
|
|
MemRead 144008 26.59% # Type of FU issued
|
|
|
|
MemWrite 61441 11.34% # Type of FU issued
|
2006-07-19 22:07:25 +02:00
|
|
|
IprAccess 0 0.00% # Type of FU issued
|
|
|
|
InstPrefetch 0 0.00% # Type of FU issued
|
2006-07-22 21:50:39 +02:00
|
|
|
system.cpu.iq.ISSUE:FU_type_0.end_dist
|
|
|
|
system.cpu.iq.ISSUE:fu_busy_cnt 10389 # FU busy when requested
|
|
|
|
system.cpu.iq.ISSUE:fu_busy_rate 0.019181 # FU busy rate (busy events/executed inst)
|
|
|
|
system.cpu.iq.ISSUE:fu_full.start_dist
|
2006-07-19 22:07:25 +02:00
|
|
|
(null) 0 0.00% # attempts to use FU when none available
|
2006-07-22 21:50:39 +02:00
|
|
|
IntAlu 6229 59.96% # attempts to use FU when none available
|
2006-07-19 22:07:25 +02:00
|
|
|
IntMult 0 0.00% # attempts to use FU when none available
|
|
|
|
IntDiv 0 0.00% # attempts to use FU when none available
|
|
|
|
FloatAdd 0 0.00% # attempts to use FU when none available
|
|
|
|
FloatCmp 0 0.00% # attempts to use FU when none available
|
|
|
|
FloatCvt 0 0.00% # attempts to use FU when none available
|
|
|
|
FloatMult 0 0.00% # attempts to use FU when none available
|
|
|
|
FloatDiv 0 0.00% # attempts to use FU when none available
|
|
|
|
FloatSqrt 0 0.00% # attempts to use FU when none available
|
2006-07-22 21:50:39 +02:00
|
|
|
MemRead 2497 24.04% # attempts to use FU when none available
|
|
|
|
MemWrite 1663 16.01% # attempts to use FU when none available
|
2006-07-19 22:07:25 +02:00
|
|
|
IprAccess 0 0.00% # attempts to use FU when none available
|
|
|
|
InstPrefetch 0 0.00% # attempts to use FU when none available
|
2006-07-22 21:50:39 +02:00
|
|
|
system.cpu.iq.ISSUE:fu_full.end_dist
|
|
|
|
system.cpu.iq.ISSUE:issued_per_cycle.start_dist # Number of insts issued each cycle
|
|
|
|
system.cpu.iq.ISSUE:issued_per_cycle.samples 198814
|
|
|
|
system.cpu.iq.ISSUE:issued_per_cycle.min_value 0
|
|
|
|
0 27333 1374.80%
|
|
|
|
1 36906 1856.31%
|
|
|
|
2 35716 1796.45%
|
|
|
|
3 28916 1454.42%
|
|
|
|
4 31868 1602.91%
|
|
|
|
5 13027 655.24%
|
|
|
|
6 21677 1090.32%
|
|
|
|
7 3102 156.03%
|
|
|
|
8 269 13.53%
|
|
|
|
system.cpu.iq.ISSUE:issued_per_cycle.max_value 8
|
|
|
|
system.cpu.iq.ISSUE:issued_per_cycle.end_dist
|
2006-07-19 22:07:25 +02:00
|
|
|
|
2006-07-22 21:50:39 +02:00
|
|
|
system.cpu.iq.ISSUE:rate 2.724260 # Inst issue rate
|
|
|
|
system.cpu.iq.iqInstsAdded 556152 # Number of instructions added to the IQ (excludes non-spec)
|
|
|
|
system.cpu.iq.iqInstsIssued 541621 # Number of instructions issued
|
|
|
|
system.cpu.iq.iqNonSpecInstsAdded 27 # Number of non-speculative instructions added to the IQ
|
|
|
|
system.cpu.iq.iqSquashedInstsExamined 55198 # Number of squashed instructions iterated over during squash; mainly for profiling
|
|
|
|
system.cpu.iq.iqSquashedInstsIssued 404 # Number of squashed instructions issued
|
|
|
|
system.cpu.iq.iqSquashedNonSpecRemoved 9 # Number of squashed non-spec instructions that were removed
|
|
|
|
system.cpu.iq.iqSquashedOperandsExamined 27398 # Number of squashed operands that are examined and possibly removed from graph
|
|
|
|
system.cpu.numCycles 198814 # number of cpu cycles simulated
|
|
|
|
system.cpu.rename.RENAME:BlockCycles 266 # Number of cycles rename is blocking
|
|
|
|
system.cpu.rename.RENAME:CommittedMaps 386063 # Number of HB maps that are committed
|
|
|
|
system.cpu.rename.RENAME:IdleCycles 78342 # Number of cycles rename is idle
|
|
|
|
system.cpu.rename.RENAME:LSQFullEvents 1401 # Number of times rename has blocked due to LSQ full
|
|
|
|
system.cpu.rename.RENAME:RenameLookups 775201 # Number of register rename lookups that rename has made
|
|
|
|
system.cpu.rename.RENAME:RenamedInsts 594947 # Number of instructions processed by rename
|
|
|
|
system.cpu.rename.RENAME:RenamedOperands 443127 # Number of destination operands rename has renamed
|
|
|
|
system.cpu.rename.RENAME:RunCycles 109388 # Number of cycles rename is running
|
|
|
|
system.cpu.rename.RENAME:SquashCycles 8898 # Number of cycles rename is squashing
|
|
|
|
system.cpu.rename.RENAME:UnblockCycles 1662 # Number of cycles rename is unblocking
|
|
|
|
system.cpu.rename.RENAME:UndoneMaps 57015 # Number of HB maps that are undone due to squashing
|
|
|
|
system.cpu.rename.RENAME:serializeStallCycles 258 # count of cycles rename stalled for serializing inst
|
|
|
|
system.cpu.rename.RENAME:serializingInsts 41 # count of serializing insts renamed
|
|
|
|
system.cpu.rename.RENAME:skidInsts 4872 # count of insts added to the skid buffer
|
|
|
|
system.cpu.rename.RENAME:tempSerializingInsts 39 # count of temporary serializing insts renamed
|
2006-07-19 22:07:25 +02:00
|
|
|
system.workload.PROG:num_syscalls 18 # Number of system calls
|
|
|
|
|
|
|
|
---------- End Simulation Statistics ----------
|