2012-08-19 20:05:53 +02:00
|
|
|
/*
|
|
|
|
* Copyright (c) 2012 Advanced Micro Devices, Inc.
|
|
|
|
* All rights reserved.
|
|
|
|
*
|
|
|
|
* Redistribution and use in source and binary forms, with or without
|
|
|
|
* modification, are permitted provided that the following conditions are
|
|
|
|
* met: redistributions of source code must retain the above copyright
|
|
|
|
* notice, this list of conditions and the following disclaimer;
|
|
|
|
* redistributions in binary form must reproduce the above copyright
|
|
|
|
* notice, this list of conditions and the following disclaimer in the
|
|
|
|
* documentation and/or other materials provided with the distribution;
|
|
|
|
* neither the name of the copyright holders nor the names of its
|
|
|
|
* contributors may be used to endorse or promote products derived from
|
|
|
|
* this software without specific prior written permission.
|
|
|
|
*
|
|
|
|
* THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
|
|
|
|
* "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
|
|
|
|
* LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
|
|
|
|
* A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
|
|
|
|
* OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
|
|
|
|
* SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
|
|
|
|
* LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
|
|
|
|
* DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
|
|
|
|
* THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
|
|
|
|
* (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
|
|
|
|
* OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
|
|
|
*
|
|
|
|
* Author: Brad Beckmann
|
|
|
|
*
|
|
|
|
*/
|
2012-07-11 07:51:54 +02:00
|
|
|
|
|
|
|
#include "base/intmath.hh"
|
|
|
|
#include "mem/ruby/system/BankedArray.hh"
|
2012-10-16 00:27:15 +02:00
|
|
|
#include "mem/ruby/system/System.hh"
|
2012-07-11 07:51:54 +02:00
|
|
|
|
2012-10-16 00:27:15 +02:00
|
|
|
BankedArray::BankedArray(unsigned int banks, Cycles accessLatency,
|
|
|
|
unsigned int startIndexBit)
|
2012-07-11 07:51:54 +02:00
|
|
|
{
|
|
|
|
this->banks = banks;
|
|
|
|
this->accessLatency = accessLatency;
|
|
|
|
this->startIndexBit = startIndexBit;
|
|
|
|
|
|
|
|
if (banks != 0) {
|
|
|
|
bankBits = floorLog2(banks);
|
|
|
|
}
|
|
|
|
|
|
|
|
busyBanks.resize(banks);
|
|
|
|
}
|
|
|
|
|
|
|
|
bool
|
|
|
|
BankedArray::tryAccess(Index idx)
|
|
|
|
{
|
|
|
|
if (accessLatency == 0)
|
|
|
|
return true;
|
|
|
|
|
|
|
|
unsigned int bank = mapIndexToBank(idx);
|
|
|
|
assert(bank < banks);
|
|
|
|
|
2012-10-16 00:27:15 +02:00
|
|
|
if (busyBanks[bank].endAccess >= curTick()) {
|
|
|
|
if (!(busyBanks[bank].startAccess == curTick() &&
|
|
|
|
busyBanks[bank].idx == idx)) {
|
2012-07-11 07:51:54 +02:00
|
|
|
return false;
|
|
|
|
} else {
|
2012-10-16 00:27:15 +02:00
|
|
|
// We tried to allocate resources twice
|
|
|
|
// in the same cycle for the same addr
|
|
|
|
return true;
|
2012-07-11 07:51:54 +02:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
busyBanks[bank].idx = idx;
|
|
|
|
busyBanks[bank].startAccess = curTick();
|
2012-10-16 00:27:15 +02:00
|
|
|
busyBanks[bank].endAccess = curTick() +
|
|
|
|
(accessLatency-1) * g_system_ptr->clockPeriod();
|
2012-07-11 07:51:54 +02:00
|
|
|
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
|
|
|
unsigned int
|
|
|
|
BankedArray::mapIndexToBank(Index idx)
|
|
|
|
{
|
|
|
|
if (banks == 1) {
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
return idx % banks;
|
|
|
|
}
|