2010-06-02 19:58:16 +02:00
|
|
|
/*
|
|
|
|
* Copyright (c) 2010 ARM Limited
|
|
|
|
* All rights reserved
|
|
|
|
*
|
|
|
|
* The license below extends only to copyright in the software and shall
|
|
|
|
* not be construed as granting a license to any other intellectual
|
|
|
|
* property including but not limited to intellectual property relating
|
|
|
|
* to a hardware implementation of the functionality of the software
|
|
|
|
* licensed hereunder. You may use the software subject to the license
|
|
|
|
* terms below provided that you ensure that this notice is replicated
|
|
|
|
* unmodified and in its entirety in all distributions of the software,
|
|
|
|
* modified or unmodified, in source code or in binary form.
|
|
|
|
*
|
|
|
|
* Redistribution and use in source and binary forms, with or without
|
|
|
|
* modification, are permitted provided that the following conditions are
|
|
|
|
* met: redistributions of source code must retain the above copyright
|
|
|
|
* notice, this list of conditions and the following disclaimer;
|
|
|
|
* redistributions in binary form must reproduce the above copyright
|
|
|
|
* notice, this list of conditions and the following disclaimer in the
|
|
|
|
* documentation and/or other materials provided with the distribution;
|
|
|
|
* neither the name of the copyright holders nor the names of its
|
|
|
|
* contributors may be used to endorse or promote products derived from
|
|
|
|
* this software without specific prior written permission.
|
|
|
|
*
|
|
|
|
* THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
|
|
|
|
* "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
|
|
|
|
* LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
|
|
|
|
* A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
|
|
|
|
* OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
|
|
|
|
* SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
|
|
|
|
* LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
|
|
|
|
* DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
|
|
|
|
* THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
|
|
|
|
* (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
|
|
|
|
* OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
|
|
|
*
|
|
|
|
* Authors: Ali Saidi
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef __ARCH_ARM_TABLE_WALKER_HH__
|
|
|
|
#define __ARCH_ARM_TABLE_WALKER_HH__
|
|
|
|
|
2010-08-23 18:18:39 +02:00
|
|
|
#include <list>
|
|
|
|
|
2010-06-02 19:58:16 +02:00
|
|
|
#include "arch/arm/miscregs.hh"
|
|
|
|
#include "arch/arm/tlb.hh"
|
|
|
|
#include "mem/mem_object.hh"
|
|
|
|
#include "mem/request.hh"
|
|
|
|
#include "mem/request.hh"
|
|
|
|
#include "params/ArmTableWalker.hh"
|
|
|
|
#include "sim/faults.hh"
|
|
|
|
#include "sim/eventq.hh"
|
|
|
|
|
|
|
|
class DmaPort;
|
|
|
|
class ThreadContext;
|
|
|
|
|
|
|
|
namespace ArmISA {
|
|
|
|
class Translation;
|
|
|
|
class TLB;
|
|
|
|
|
|
|
|
class TableWalker : public MemObject
|
|
|
|
{
|
|
|
|
protected:
|
|
|
|
struct L1Descriptor {
|
|
|
|
/** Type of page table entry ARM DDI 0406B: B3-8*/
|
|
|
|
enum EntryType {
|
|
|
|
Ignore,
|
|
|
|
PageTable,
|
|
|
|
Section,
|
|
|
|
Reserved
|
|
|
|
};
|
|
|
|
|
2010-06-02 19:58:18 +02:00
|
|
|
/** The raw bits of the entry */
|
2010-06-02 19:58:16 +02:00
|
|
|
uint32_t data;
|
|
|
|
|
2010-06-02 19:58:18 +02:00
|
|
|
/** This entry has been modified (access flag set) and needs to be
|
|
|
|
* written back to memory */
|
|
|
|
bool _dirty;
|
|
|
|
|
2010-06-02 19:58:16 +02:00
|
|
|
EntryType type() const
|
|
|
|
{
|
|
|
|
return (EntryType)(data & 0x3);
|
|
|
|
}
|
|
|
|
|
|
|
|
/** Is the page a Supersection (16MB)?*/
|
|
|
|
bool supersection() const
|
|
|
|
{
|
|
|
|
return bits(data, 18);
|
|
|
|
}
|
|
|
|
|
|
|
|
/** Return the physcal address of the entry, bits in position*/
|
|
|
|
Addr paddr() const
|
|
|
|
{
|
|
|
|
if (supersection())
|
|
|
|
panic("Super sections not implemented\n");
|
|
|
|
return mbits(data, 31,20);
|
|
|
|
}
|
|
|
|
|
|
|
|
/** Return the physical frame, bits shifted right */
|
|
|
|
Addr pfn() const
|
|
|
|
{
|
|
|
|
if (supersection())
|
|
|
|
panic("Super sections not implemented\n");
|
|
|
|
return bits(data, 31,20);
|
|
|
|
}
|
|
|
|
|
|
|
|
/** Is the translation global (no asid used)? */
|
|
|
|
bool global() const
|
|
|
|
{
|
2010-08-23 18:18:41 +02:00
|
|
|
return bits(data, 17);
|
2010-06-02 19:58:16 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
/** Is the translation not allow execution? */
|
|
|
|
bool xn() const
|
|
|
|
{
|
2010-08-23 18:18:41 +02:00
|
|
|
return bits(data, 4);
|
2010-06-02 19:58:16 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
/** Three bit access protection flags */
|
|
|
|
uint8_t ap() const
|
|
|
|
{
|
|
|
|
return (bits(data, 15) << 2) | bits(data,11,10);
|
|
|
|
}
|
|
|
|
|
|
|
|
/** Domain Client/Manager: ARM DDI 0406B: B3-31 */
|
|
|
|
uint8_t domain() const
|
|
|
|
{
|
|
|
|
return bits(data,8,5);
|
|
|
|
}
|
|
|
|
|
|
|
|
/** Address of L2 descriptor if it exists */
|
|
|
|
Addr l2Addr() const
|
|
|
|
{
|
|
|
|
return mbits(data, 31,10);
|
|
|
|
}
|
|
|
|
|
2010-06-02 19:58:18 +02:00
|
|
|
/** Memory region attributes: ARM DDI 0406B: B3-32.
|
|
|
|
* These bits are largly ignored by M5 and only used to
|
|
|
|
* provide the illusion that the memory system cares about
|
|
|
|
* anything but cachable vs. uncachable.
|
|
|
|
*/
|
2010-06-02 19:58:16 +02:00
|
|
|
uint8_t texcb() const
|
|
|
|
{
|
2010-06-02 19:58:16 +02:00
|
|
|
return bits(data, 2) | bits(data,3) << 1 | bits(data, 14, 12) << 2;
|
2010-06-02 19:58:16 +02:00
|
|
|
}
|
|
|
|
|
2010-06-02 19:58:18 +02:00
|
|
|
/** If the section is shareable. See texcb() comment. */
|
|
|
|
bool shareable() const
|
|
|
|
{
|
|
|
|
return bits(data, 16);
|
|
|
|
}
|
|
|
|
|
|
|
|
/** Set access flag that this entry has been touched. Mark
|
|
|
|
* the entry as requiring a writeback, in the future.
|
|
|
|
*/
|
|
|
|
void setAp0()
|
|
|
|
{
|
|
|
|
data |= 1 << 10;
|
|
|
|
_dirty = true;
|
|
|
|
}
|
|
|
|
|
|
|
|
/** This entry needs to be written back to memory */
|
|
|
|
bool dirty() const
|
|
|
|
{
|
|
|
|
return _dirty;
|
|
|
|
}
|
2010-06-02 19:58:16 +02:00
|
|
|
};
|
|
|
|
|
|
|
|
/** Level 2 page table descriptor */
|
|
|
|
struct L2Descriptor {
|
|
|
|
|
2010-06-02 19:58:18 +02:00
|
|
|
/** The raw bits of the entry. */
|
2010-06-02 19:58:16 +02:00
|
|
|
uint32_t data;
|
|
|
|
|
2010-06-02 19:58:18 +02:00
|
|
|
/** This entry has been modified (access flag set) and needs to be
|
|
|
|
* written back to memory */
|
|
|
|
bool _dirty;
|
|
|
|
|
2010-06-02 19:58:16 +02:00
|
|
|
/** Is the entry invalid */
|
|
|
|
bool invalid() const
|
|
|
|
{
|
|
|
|
return bits(data, 1,0) == 0;;
|
|
|
|
}
|
|
|
|
|
|
|
|
/** What is the size of the mapping? */
|
|
|
|
bool large() const
|
|
|
|
{
|
|
|
|
return bits(data, 1) == 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/** Is execution allowed on this mapping? */
|
|
|
|
bool xn() const
|
|
|
|
{
|
|
|
|
return large() ? bits(data, 15) : bits(data, 0);
|
|
|
|
}
|
|
|
|
|
|
|
|
/** Is the translation global (no asid used)? */
|
|
|
|
bool global() const
|
|
|
|
{
|
|
|
|
return !bits(data, 11);
|
|
|
|
}
|
|
|
|
|
|
|
|
/** Three bit access protection flags */
|
|
|
|
uint8_t ap() const
|
|
|
|
{
|
|
|
|
return bits(data, 5, 4) | (bits(data, 9) << 2);
|
|
|
|
}
|
|
|
|
|
|
|
|
/** Memory region attributes: ARM DDI 0406B: B3-32 */
|
|
|
|
uint8_t texcb() const
|
|
|
|
{
|
|
|
|
return large() ?
|
2010-06-02 19:58:16 +02:00
|
|
|
(bits(data, 2) | (bits(data,3) << 1) | (bits(data, 14, 12) << 2)) :
|
|
|
|
(bits(data, 2) | (bits(data,3) << 1) | (bits(data, 8, 6) << 2));
|
2010-06-02 19:58:16 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
/** Return the physical frame, bits shifted right */
|
|
|
|
Addr pfn() const
|
|
|
|
{
|
|
|
|
return large() ? bits(data, 31, 16) : bits(data, 31, 12);
|
|
|
|
}
|
|
|
|
|
2010-06-02 19:58:18 +02:00
|
|
|
/** If the section is shareable. See texcb() comment. */
|
|
|
|
bool shareable() const
|
|
|
|
{
|
|
|
|
return bits(data, 10);
|
|
|
|
}
|
|
|
|
|
|
|
|
/** Set access flag that this entry has been touched. Mark
|
|
|
|
* the entry as requiring a writeback, in the future.
|
|
|
|
*/
|
|
|
|
void setAp0()
|
|
|
|
{
|
|
|
|
data |= 1 << 4;
|
|
|
|
_dirty = true;
|
|
|
|
}
|
|
|
|
|
|
|
|
/** This entry needs to be written back to memory */
|
|
|
|
bool dirty() const
|
|
|
|
{
|
|
|
|
return _dirty;
|
|
|
|
}
|
|
|
|
|
2010-06-02 19:58:16 +02:00
|
|
|
};
|
|
|
|
|
2010-06-02 19:58:18 +02:00
|
|
|
struct WalkerState //: public SimObject
|
|
|
|
{
|
|
|
|
/** Thread context that we're doing the walk for */
|
|
|
|
ThreadContext *tc;
|
2010-06-02 19:58:16 +02:00
|
|
|
|
2010-06-02 19:58:18 +02:00
|
|
|
/** Request that is currently being serviced */
|
|
|
|
RequestPtr req;
|
2010-06-02 19:58:16 +02:00
|
|
|
|
2010-06-02 19:58:18 +02:00
|
|
|
/** Context ID that we're servicing the request under */
|
|
|
|
uint8_t contextId;
|
2010-06-02 19:58:16 +02:00
|
|
|
|
2010-06-02 19:58:18 +02:00
|
|
|
/** Translation state for delayed requests */
|
|
|
|
TLB::Translation *transState;
|
2010-06-02 19:58:16 +02:00
|
|
|
|
2010-06-02 19:58:18 +02:00
|
|
|
/** The fault that we are going to return */
|
|
|
|
Fault fault;
|
2010-06-02 19:58:16 +02:00
|
|
|
|
2010-06-02 19:58:18 +02:00
|
|
|
/** The virtual address that is being translated */
|
|
|
|
Addr vaddr;
|
2010-06-02 19:58:16 +02:00
|
|
|
|
2010-06-02 19:58:18 +02:00
|
|
|
/** Cached copy of the sctlr as it existed when translation began */
|
|
|
|
SCTLR sctlr;
|
2010-06-02 19:58:16 +02:00
|
|
|
|
2010-06-02 19:58:18 +02:00
|
|
|
/** Cached copy of the cpsr as it existed when the translation began */
|
|
|
|
CPSR cpsr;
|
2010-06-02 19:58:16 +02:00
|
|
|
|
2010-06-02 19:58:18 +02:00
|
|
|
/** Width of the base address held in TTRB0 */
|
|
|
|
uint32_t N;
|
|
|
|
|
|
|
|
/** If the access is a write */
|
|
|
|
bool isWrite;
|
|
|
|
|
|
|
|
/** If the access is not from user mode */
|
|
|
|
bool isPriv;
|
2010-06-02 19:58:16 +02:00
|
|
|
|
2010-06-02 19:58:18 +02:00
|
|
|
/** If the access is a fetch (for execution, and no-exec) must be checked?*/
|
|
|
|
bool isFetch;
|
2010-06-02 19:58:16 +02:00
|
|
|
|
2010-06-02 19:58:18 +02:00
|
|
|
/** If the mode is timing or atomic */
|
|
|
|
bool timing;
|
2010-06-02 19:58:16 +02:00
|
|
|
|
2010-06-02 19:58:18 +02:00
|
|
|
/** Save mode for use in delayed response */
|
|
|
|
BaseTLB::Mode mode;
|
2010-06-02 19:58:16 +02:00
|
|
|
|
2010-06-02 19:58:18 +02:00
|
|
|
L1Descriptor l1Desc;
|
|
|
|
L2Descriptor l2Desc;
|
2010-06-02 19:58:16 +02:00
|
|
|
|
2010-06-02 19:58:18 +02:00
|
|
|
/** Whether L1/L2 descriptor response is delayed in timing mode */
|
|
|
|
bool delayed;
|
2010-06-02 19:58:16 +02:00
|
|
|
|
2010-06-02 19:58:18 +02:00
|
|
|
TableWalker *tableWalker;
|
2010-06-02 19:58:16 +02:00
|
|
|
|
2010-06-02 19:58:18 +02:00
|
|
|
void doL1Descriptor();
|
|
|
|
void doL2Descriptor();
|
|
|
|
|
|
|
|
std::string name() const {return tableWalker->name();}
|
|
|
|
};
|
2010-06-02 19:58:16 +02:00
|
|
|
|
2010-06-02 19:58:18 +02:00
|
|
|
|
2010-08-26 02:10:43 +02:00
|
|
|
/** Queue of requests that need processing first level translation */
|
|
|
|
std::list<WalkerState *> stateQueueL1;
|
|
|
|
|
|
|
|
/** Queue of requests that have passed first level translation and
|
|
|
|
* require an additional level. */
|
|
|
|
std::list<WalkerState *> stateQueueL2;
|
2010-06-02 19:58:18 +02:00
|
|
|
|
|
|
|
/** Port to issue translation requests from */
|
|
|
|
DmaPort *port;
|
|
|
|
|
|
|
|
/** TLB that is initiating these table walks */
|
|
|
|
TLB *tlb;
|
|
|
|
|
|
|
|
/** Cached copy of the sctlr as it existed when translation began */
|
|
|
|
SCTLR sctlr;
|
|
|
|
|
|
|
|
WalkerState *currState;
|
2010-06-02 19:58:18 +02:00
|
|
|
|
2010-06-02 19:58:16 +02:00
|
|
|
public:
|
|
|
|
typedef ArmTableWalkerParams Params;
|
|
|
|
TableWalker(const Params *p);
|
|
|
|
virtual ~TableWalker();
|
|
|
|
|
|
|
|
const Params *
|
|
|
|
params() const
|
|
|
|
{
|
|
|
|
return dynamic_cast<const Params *>(_params);
|
|
|
|
}
|
|
|
|
|
|
|
|
virtual unsigned int drain(Event *de) { panic("write me\n"); }
|
|
|
|
virtual Port *getPort(const std::string &if_name, int idx = -1);
|
|
|
|
|
|
|
|
Fault walk(RequestPtr req, ThreadContext *tc, uint8_t cid, TLB::Mode mode,
|
|
|
|
TLB::Translation *_trans, bool timing);
|
|
|
|
|
|
|
|
void setTlb(TLB *_tlb) { tlb = _tlb; }
|
2010-06-02 19:58:18 +02:00
|
|
|
void memAttrs(ThreadContext *tc, TlbEntry &te, SCTLR sctlr,
|
|
|
|
uint8_t texcb, bool s);
|
2010-06-02 19:58:16 +02:00
|
|
|
|
|
|
|
private:
|
|
|
|
|
|
|
|
void doL1Descriptor();
|
2010-06-02 19:58:18 +02:00
|
|
|
void doL1DescriptorWrapper();
|
|
|
|
EventWrapper<TableWalker, &TableWalker::doL1DescriptorWrapper> doL1DescEvent;
|
2010-06-02 19:58:16 +02:00
|
|
|
|
|
|
|
void doL2Descriptor();
|
2010-06-02 19:58:18 +02:00
|
|
|
void doL2DescriptorWrapper();
|
|
|
|
EventWrapper<TableWalker, &TableWalker::doL2DescriptorWrapper> doL2DescEvent;
|
2010-06-02 19:58:16 +02:00
|
|
|
|
|
|
|
|
|
|
|
};
|
|
|
|
|
|
|
|
|
|
|
|
} // namespace ArmISA
|
|
|
|
|
|
|
|
#endif //__ARCH_ARM_TABLE_WALKER_HH__
|
|
|
|
|